powerpc:Rename CONFIG_PBLRCW_CONFIG & CONFIG_SYS_FSL_PBL_PBI
[platform/kernel/u-boot.git] / include / configs / tam3517-common.h
1 /*
2  * Copyright (C) 2011
3  * Stefano Babic, DENX Software Engineering, sbabic@denx.de.
4  *
5  * Copyright (C) 2009 TechNexion Ltd.
6  *
7  * SPDX-License-Identifier:     GPL-2.0+
8  */
9
10 #ifndef __TAM3517_H
11 #define __TAM3517_H
12
13 /*
14  * High Level Configuration Options
15  */
16 #define CONFIG_OMAP             /* in a TI OMAP core */
17 #define CONFIG_OMAP34XX         /* which is a 34XX */
18 #define CONFIG_OMAP_GPIO
19 #define CONFIG_OMAP_COMMON
20
21 #define CONFIG_SYS_TEXT_BASE 0x80008000
22
23 #define CONFIG_SYS_CACHELINE_SIZE       64
24
25 #define CONFIG_EMIF4    /* The chip has EMIF4 controller */
26
27 #include <asm/arch/cpu.h>               /* get chip and board defs */
28 #include <asm/arch/omap3.h>
29
30 /*
31  * Display CPU and Board information
32  */
33 #define CONFIG_DISPLAY_CPUINFO
34 #define CONFIG_DISPLAY_BOARDINFO
35
36 /* Clock Defines */
37 #define V_OSCK                  26000000        /* Clock output from T2 */
38 #define V_SCLK                  (V_OSCK >> 1)
39
40 #define CONFIG_MISC_INIT_R
41
42 #define CONFIG_CMDLINE_TAG                      /* enable passing of ATAGs */
43 #define CONFIG_SETUP_MEMORY_TAGS
44 #define CONFIG_INITRD_TAG
45 #define CONFIG_REVISION_TAG
46
47 /*
48  * Size of malloc() pool
49  */
50 #define CONFIG_ENV_SIZE                 (128 << 10)     /* 128 KiB sector */
51 #define CONFIG_SYS_MALLOC_LEN           (CONFIG_ENV_SIZE + (128 << 10) + \
52                                         2 * 1024 * 1024)
53 /*
54  * DDR related
55  */
56 #define CONFIG_OMAP3_MICRON_DDR         /* Micron DDR */
57 #define CONFIG_SYS_CS0_SIZE             (256 * 1024 * 1024)
58
59 /*
60  * Hardware drivers
61  */
62
63 /*
64  * NS16550 Configuration
65  */
66 #define CONFIG_SYS_NS16550
67 #define CONFIG_SYS_NS16550_SERIAL
68 #define CONFIG_SYS_NS16550_REG_SIZE     (-4)
69 #define CONFIG_SYS_NS16550_CLK          48000000        /* 48MHz (APLL96/2) */
70
71 /*
72  * select serial console configuration
73  */
74 #define CONFIG_CONS_INDEX               1
75 #define CONFIG_SYS_NS16550_COM1         OMAP34XX_UART1
76 #define CONFIG_SERIAL1                  /* UART1 */
77
78 /* allow to overwrite serial and ethaddr */
79 #define CONFIG_ENV_OVERWRITE
80 #define CONFIG_BAUDRATE                 115200
81 #define CONFIG_SYS_BAUDRATE_TABLE       {4800, 9600, 19200, 38400, 57600,\
82                                         115200}
83 #define CONFIG_MMC
84 #define CONFIG_OMAP_HSMMC
85 #define CONFIG_GENERIC_MMC
86 #define CONFIG_DOS_PARTITION
87
88 /* EHCI */
89 #define CONFIG_OMAP3_GPIO_5
90 #define CONFIG_USB_EHCI
91 #define CONFIG_USB_EHCI_OMAP
92 #define CONFIG_USB_ULPI
93 #define CONFIG_USB_ULPI_VIEWPORT_OMAP
94 #define CONFIG_OMAP_EHCI_PHY1_RESET_GPIO        25
95 #define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 3
96 #define CONFIG_USB_STORAGE
97
98 /* commands to include */
99 #include <config_cmd_default.h>
100
101 #define CONFIG_CMD_CACHE
102 #define CONFIG_CMD_DHCP
103 #define CONFIG_CMD_EXT2         /* EXT2 Support                 */
104 #define CONFIG_CMD_FAT          /* FAT support                  */
105 #define CONFIG_CMD_GPIO
106 #define CONFIG_CMD_I2C          /* I2C serial bus support       */
107 #define CONFIG_CMD_MII
108 #define CONFIG_CMD_MMC          /* MMC support                  */
109 #define CONFIG_CMD_NET
110 #define CONFIG_CMD_NFS
111 #define CONFIG_CMD_NAND         /* NAND support                 */
112 #define CONFIG_CMD_PING
113 #define CONFIG_CMD_USB
114 #define CONFIG_CMD_EEPROM
115
116 #undef CONFIG_CMD_FLASH         /* only NAND on the SOM */
117 #undef CONFIG_CMD_IMLS
118
119 #define CONFIG_SYS_NO_FLASH
120 #define CONFIG_SYS_I2C
121 #define CONFIG_SYS_OMAP24_I2C_SPEED     400000
122 #define CONFIG_SYS_OMAP24_I2C_SLAVE     1
123 #define CONFIG_SYS_I2C_OMAP34XX
124 #define CONFIG_SYS_I2C_EEPROM_ADDR      0x50            /* base address */
125 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN  1               /* bytes of address */
126 #define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW     0x07
127
128 /*
129  * Board NAND Info.
130  */
131 #define CONFIG_SYS_NAND_BASE            NAND_BASE       /* physical address */
132                                                         /* to access */
133                                                         /* nand at CS0 */
134
135 #define CONFIG_SYS_MAX_NAND_DEVICE      1               /* Max number of */
136                                                         /* NAND devices */
137
138 #define CONFIG_AUTO_COMPLETE
139
140 /*
141  * Miscellaneous configurable options
142  */
143 #define CONFIG_SYS_LONGHELP             /* undef to save memory */
144 #define CONFIG_SYS_HUSH_PARSER          /* use "hush" command parser */
145 #define CONFIG_CMDLINE_EDITING
146 #define CONFIG_AUTO_COMPLETE
147 #define CONFIG_SYS_CBSIZE               512     /* Console I/O Buffer Size */
148
149 /* Print Buffer Size */
150 #define CONFIG_SYS_PBSIZE               (CONFIG_SYS_CBSIZE + \
151                                         sizeof(CONFIG_SYS_PROMPT) + 16)
152 #define CONFIG_SYS_MAXARGS              32      /* max number of command */
153                                                 /* args */
154 /* Boot Argument Buffer Size */
155 #define CONFIG_SYS_BARGSIZE             (CONFIG_SYS_CBSIZE)
156 /* memtest works on */
157 #define CONFIG_SYS_MEMTEST_START        (OMAP34XX_SDRC_CS0)
158 #define CONFIG_SYS_MEMTEST_END          (OMAP34XX_SDRC_CS0 + \
159                                         0x01F00000) /* 31MB */
160
161 #define CONFIG_SYS_LOAD_ADDR            (OMAP34XX_SDRC_CS0) /* default load */
162                                                                 /* address */
163
164 /*
165  * AM3517 has 12 GP timers, they can be driven by the system clock
166  * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
167  * This rate is divided by a local divisor.
168  */
169 #define CONFIG_SYS_TIMERBASE            OMAP34XX_GPT2
170 #define CONFIG_SYS_PTV                  2       /* Divisor: 2^(PTV+1) => 8 */
171
172 /*
173  * Physical Memory Map
174  */
175 #define CONFIG_NR_DRAM_BANKS    2       /* CS1 may or may not be populated */
176 #define PHYS_SDRAM_1            OMAP34XX_SDRC_CS0
177 #define PHYS_SDRAM_2            OMAP34XX_SDRC_CS1
178
179 /*
180  * FLASH and environment organization
181  */
182
183 /* **** PISMO SUPPORT *** */
184
185 /* Configure the PISMO */
186 #define PISMO1_NAND_SIZE                GPMC_SIZE_128M
187
188 #define CONFIG_NAND_OMAP_GPMC
189 #define GPMC_NAND_ECC_LP_x16_LAYOUT
190 #define CONFIG_ENV_IS_IN_NAND
191 #define SMNAND_ENV_OFFSET               0x180000 /* environment starts here */
192
193 /* Redundant Environment */
194 #define CONFIG_SYS_ENV_SECT_SIZE        (128 << 10)     /* 128 KiB */
195 #define CONFIG_ENV_OFFSET               SMNAND_ENV_OFFSET
196 #define CONFIG_ENV_ADDR                 SMNAND_ENV_OFFSET
197 #define CONFIG_ENV_OFFSET_REDUND        (CONFIG_ENV_OFFSET + \
198                                                 2 * CONFIG_SYS_ENV_SECT_SIZE)
199 #define CONFIG_ENV_SIZE_REDUND          CONFIG_ENV_SIZE
200
201 #define CONFIG_SYS_SDRAM_BASE           PHYS_SDRAM_1
202 #define CONFIG_SYS_INIT_RAM_ADDR        0x4020f800
203 #define CONFIG_SYS_INIT_RAM_SIZE        0x800
204 #define CONFIG_SYS_INIT_SP_ADDR         (CONFIG_SYS_INIT_RAM_ADDR + \
205                                          CONFIG_SYS_INIT_RAM_SIZE - \
206                                          GENERATED_GBL_DATA_SIZE)
207
208 /*
209  * ethernet support, EMAC
210  *
211  */
212 #define CONFIG_DRIVER_TI_EMAC
213 #define CONFIG_DRIVER_TI_EMAC_USE_RMII
214 #define CONFIG_MII
215 #define CONFIG_EMAC_MDIO_PHY_NUM        0
216 #define CONFIG_BOOTP_DNS
217 #define CONFIG_BOOTP_DNS2
218 #define CONFIG_BOOTP_SEND_HOSTNAME
219 #define CONFIG_NET_RETRY_COUNT 10
220
221 /* Defines for SPL */
222 #define CONFIG_SPL
223 #define CONFIG_SPL_FRAMEWORK
224 #define CONFIG_SPL_BOARD_INIT
225 #define CONFIG_SPL_CONSOLE
226 #define CONFIG_SPL_NAND_SIMPLE
227 #define CONFIG_SPL_NAND_SOFTECC
228 #define CONFIG_SPL_NAND_WORKSPACE       0x8f07f000 /* below BSS */
229
230 #define CONFIG_SPL_LIBCOMMON_SUPPORT
231 #define CONFIG_SPL_LIBDISK_SUPPORT
232 #define CONFIG_SPL_I2C_SUPPORT
233 #define CONFIG_SPL_LIBGENERIC_SUPPORT
234 #define CONFIG_SPL_SERIAL_SUPPORT
235 #define CONFIG_SPL_GPIO_SUPPORT
236 #define CONFIG_SPL_POWER_SUPPORT
237 #define CONFIG_SPL_NAND_SUPPORT
238 #define CONFIG_SPL_NAND_BASE
239 #define CONFIG_SPL_NAND_DRIVERS
240 #define CONFIG_SPL_NAND_ECC
241 #define CONFIG_SPL_LDSCRIPT             "$(CPUDIR)/omap-common/u-boot-spl.lds"
242
243 #define CONFIG_SPL_TEXT_BASE            0x40200000 /*CONFIG_SYS_SRAM_START*/
244 #define CONFIG_SPL_MAX_SIZE             (54 * 1024)     /* 8 KB for stack */
245 #define CONFIG_SPL_STACK                LOW_LEVEL_SRAM_STACK
246
247 #define CONFIG_SYS_SPL_MALLOC_START     0x8f000000
248 #define CONFIG_SYS_SPL_MALLOC_SIZE      0x80000
249 #define CONFIG_SPL_BSS_START_ADDR       0x8f080000 /* end of RAM */
250 #define CONFIG_SPL_BSS_MAX_SIZE         0x80000
251
252 /* NAND boot config */
253 #define CONFIG_SYS_NAND_PAGE_COUNT      64
254 #define CONFIG_SYS_NAND_PAGE_SIZE       2048
255 #define CONFIG_SYS_NAND_OOBSIZE         64
256 #define CONFIG_SYS_NAND_BLOCK_SIZE      (128 * 1024)
257 #define CONFIG_SYS_NAND_5_ADDR_CYCLE
258 #define CONFIG_SYS_NAND_BAD_BLOCK_POS   0
259 #define CONFIG_SYS_NAND_ECCPOS          {40, 41, 42, 43, 44, 45, 46, 47,\
260                                          48, 49, 50, 51, 52, 53, 54, 55,\
261                                          56, 57, 58, 59, 60, 61, 62, 63}
262 #define CONFIG_SYS_NAND_ECCSIZE         256
263 #define CONFIG_SYS_NAND_ECCBYTES        3
264 #define CONFIG_NAND_OMAP_ECCSCHEME      OMAP_ECC_HAM1_CODE_SW
265
266 #define CONFIG_SYS_NAND_U_BOOT_START    CONFIG_SYS_TEXT_BASE
267
268 #define CONFIG_SYS_NAND_U_BOOT_OFFS     0x80000
269 #define CONFIG_SYS_NAND_U_BOOT_SIZE     0x80000
270
271 #define CONFIG_OF_LIBFDT
272 #define CONFIG_FIT
273 #define CONFIG_CMD_UBI
274 #define CONFIG_CMD_UBIFS
275 #define CONFIG_RBTREE
276 #define CONFIG_LZO
277 #define CONFIG_MTD_PARTITIONS
278 #define CONFIG_MTD_DEVICE
279 #define CONFIG_CMD_MTDPARTS
280
281 /* Setup MTD for NAND on the SOM */
282 #define MTDIDS_DEFAULT          "nand0=omap2-nand.0"
283 #define MTDPARTS_DEFAULT        "mtdparts=omap2-nand.0:512k(MLO)," \
284                                 "1m(u-boot),256k(env1)," \
285                                 "256k(env2),6m(kernel),-(rootfs)"
286
287 #define CONFIG_TAM3517_SETTINGS                                         \
288         "netdev=eth0\0"                                                 \
289         "nandargs=setenv bootargs root=${nandroot} "                    \
290                 "rootfstype=${nandrootfstype}\0"                        \
291         "nfsargs=setenv bootargs root=/dev/nfs rw "                     \
292                 "nfsroot=${serverip}:${rootpath}\0"                     \
293         "ramargs=setenv bootargs root=/dev/ram rw\0"                    \
294         "addip_sta=setenv bootargs ${bootargs} "                        \
295                 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}"      \
296                 ":${hostname}:${netdev}:off panic=1\0"                  \
297         "addip_dyn=setenv bootargs ${bootargs} ip=dhcp\0"               \
298         "addip=if test -n ${ipdyn};then run addip_dyn;"                 \
299                 "else run addip_sta;fi\0"                               \
300         "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0"              \
301         "addtty=setenv bootargs ${bootargs}"                            \
302                 " console=ttyO0,${baudrate}\0"                          \
303         "addmisc=setenv bootargs ${bootargs} ${misc}\0"                 \
304         "loadaddr=82000000\0"                                           \
305         "kernel_addr_r=82000000\0"                                      \
306         "hostname=" __stringify(CONFIG_HOSTNAME) "\0"                   \
307         "bootfile=" __stringify(CONFIG_HOSTNAME) "/uImage\0"            \
308         "flash_self=run ramargs addip addtty addmtd addmisc;"           \
309                 "bootm ${kernel_addr} ${ramdisk_addr}\0"                \
310         "flash_nfs=run nfsargs addip addtty addmtd addmisc;"            \
311                 "bootm ${kernel_addr}\0"                                \
312         "nandboot=run nandargs addip addtty addmtd addmisc;"            \
313                 "nand read ${kernel_addr_r} kernel\0"                   \
314                 "bootm ${kernel_addr_r}\0"                              \
315         "net_nfs=tftp ${kernel_addr_r} ${bootfile}; "                   \
316                 "run nfsargs addip addtty addmtd addmisc;"              \
317                 "bootm ${kernel_addr_r}\0"                              \
318         "net_self=if run net_self_load;then "                           \
319                 "run ramargs addip addtty addmtd addmisc;"              \
320                 "bootm ${kernel_addr_r} ${ramdisk_addr_r};"             \
321                 "else echo Images not loades;fi\0"                      \
322         "u-boot=" __stringify(CONFIG_HOSTNAME) "/u-boot.img\0"          \
323         "load=tftp ${loadaddr} ${u-boot}\0"                             \
324         "loadmlo=tftp ${loadaddr} ${mlo}\0"                             \
325         "mlo=" __stringify(CONFIG_HOSTNAME) "/MLO\0"                    \
326         "uboot_addr=0x80000\0"                                          \
327         "update=nandecc sw;nand erase ${uboot_addr} 100000;"            \
328                 "nand write ${loadaddr} ${uboot_addr} 80000\0"          \
329         "updatemlo=nandecc hw;nand erase 0 20000;"                      \
330                 "nand write ${loadaddr} 0 20000\0"                      \
331         "upd=if run load;then echo Updating u-boot;if run update;"      \
332                 "then echo U-Boot updated;"                             \
333                         "else echo Error updating u-boot !;"            \
334                         "echo Board without bootloader !!;"             \
335                 "fi;"                                                   \
336                 "else echo U-Boot not downloaded..exiting;fi\0"         \
337
338
339 /*
340  * this is common code for all TAM3517 boards.
341  * MAC address is stored from manufacturer in
342  * I2C EEPROM
343  */
344 #if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__))
345 /*
346  * The I2C EEPROM on the TAM3517 contains
347  * mac address and production data
348  */
349 struct tam3517_module_info {
350         char customer[48];
351         char product[48];
352
353         /*
354          * bit 0~47  : sequence number
355          * bit 48~55 : week of year, from 0.
356          * bit 56~63 : year
357          */
358         unsigned long long sequence_number;
359
360         /*
361          * bit 0~7   : revision fixed
362          * bit 8~15  : revision major
363          * bit 16~31 : TNxxx
364          */
365         unsigned int revision;
366         unsigned char eth_addr[4][8];
367         unsigned char _rev[100];
368 };
369
370 #define TAM3517_READ_EEPROM(info, ret) \
371 do {                                                            \
372         i2c_init(CONFIG_SYS_OMAP24_I2C_SPEED, CONFIG_SYS_OMAP24_I2C_SLAVE); \
373         if (eeprom_read(CONFIG_SYS_I2C_EEPROM_ADDR, 0,          \
374                 (void *)info, sizeof(*info)))                   \
375                 ret = 1;                                        \
376         else                                                    \
377                 ret = 0;                                        \
378 } while (0)
379
380 #define TAM3517_READ_MAC_FROM_EEPROM(info)                      \
381 do {                                                            \
382         char buf[80], ethname[20];                              \
383         int i;                                                  \
384         memset(buf, 0, sizeof(buf));                            \
385         for (i = 0 ; i < ARRAY_SIZE((info)->eth_addr); i++) {   \
386                 sprintf(buf, "%02X:%02X:%02X:%02X:%02X:%02X",   \
387                         (info)->eth_addr[i][5],                 \
388                         (info)->eth_addr[i][4],                 \
389                         (info)->eth_addr[i][3],                 \
390                         (info)->eth_addr[i][2],                 \
391                         (info)->eth_addr[i][1],                 \
392                         (info)->eth_addr[i][0]);                        \
393                                                                 \
394                 if (i)                                          \
395                         sprintf(ethname, "eth%daddr", i);       \
396                 else                                            \
397                         sprintf(ethname, "ethaddr");            \
398                 printf("Setting %s from EEPROM with %s\n", ethname, buf);\
399                 setenv(ethname, buf);                           \
400         }                                                       \
401 } while (0)
402
403 /* The following macros are taken from Technexion's documentation */
404 #define TAM3517_sequence_number(info) \
405         ((info)->sequence_number % 0x1000000000000LL)
406 #define TAM3517_week_of_year(info) (((info)->sequence_number >> 48) % 0x100)
407 #define TAM3517_year(info) ((info)->sequence_number >> 56)
408 #define TAM3517_revision_fixed(info) ((info)->revision % 0x100)
409 #define TAM3517_revision_major(info) (((info)->revision >> 8) % 0x100)
410 #define TAM3517_revision_tn(info) ((info)->revision >> 16)
411
412 #define TAM3517_PRINT_SOM_INFO(info)                            \
413 do {                                                            \
414         printf("Vendor:%s\n", (info)->customer);                \
415         printf("SOM:   %s\n", (info)->product);                 \
416         printf("SeqNr: %02llu%02llu%012llu\n",                  \
417                 TAM3517_year(info),                             \
418                 TAM3517_week_of_year(info),                     \
419                 TAM3517_sequence_number(info));                 \
420         printf("Rev:   TN%u %u.%u\n",                           \
421                 TAM3517_revision_tn(info),                      \
422                 TAM3517_revision_major(info),                   \
423                 TAM3517_revision_fixed(info));                  \
424 } while (0)
425
426 #endif
427
428 #endif /* __TAM3517_H */