2 * Copyright 2011-2012 Freescale Semiconductor, Inc.
4 * SPDX-License-Identifier: GPL-2.0+
8 * Corenet DS style board configuration file
13 #define CONFIG_CMD_REGINFO
15 /* High Level Configuration Options */
16 #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
17 #define CONFIG_MP /* support multiple processors */
19 #ifndef CONFIG_SYS_TEXT_BASE
20 #define CONFIG_SYS_TEXT_BASE 0xeff40000
23 #ifndef CONFIG_RESET_VECTOR_ADDRESS
24 #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
27 #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
28 #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
29 #define CONFIG_PCIE1 /* PCIE controller 1 */
30 #define CONFIG_PCIE2 /* PCIE controller 2 */
31 #define CONFIG_PCIE3 /* PCIE controller 3 */
32 #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
33 #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
35 #define CONFIG_SYS_SRIO
36 #define CONFIG_SRIO1 /* SRIO port 1 */
37 #define CONFIG_SRIO2 /* SRIO port 2 */
39 #define CONFIG_ENV_OVERWRITE
42 * These can be toggled for performance analysis, otherwise use default.
44 #define CONFIG_SYS_CACHE_STASHING
45 #define CONFIG_BTB /* toggle branch predition */
47 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
48 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
51 #define CONFIG_ENABLE_36BIT_PHYS
53 #define CONFIG_ADDR_MAP
54 #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
56 #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
57 #define CONFIG_SYS_MEMTEST_END 0x00400000
58 #define CONFIG_SYS_ALT_MEMTEST
59 #define CONFIG_PANIC_HANG /* do not reset board on panic */
62 * Config the L3 Cache as L3 SRAM
64 #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
65 #define CONFIG_SYS_L3_SIZE (512 << 10)
66 #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
67 #ifdef CONFIG_RAMBOOT_PBL
68 #define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
70 #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
71 #define CONFIG_SPL_RELOC_MALLOC_SIZE (50 << 10)
72 #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
73 #define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10)
75 #define CONFIG_SYS_DCSRBAR 0xf0000000
76 #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
81 #define CONFIG_VERY_BIG_RAM
82 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
83 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
85 #define CONFIG_DIMM_SLOTS_PER_CTLR 2
86 #define CONFIG_CHIP_SELECTS_PER_CTRL 4
87 #define CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
89 #define CONFIG_DDR_SPD
94 #define CONFIG_SYS_FLASH_BASE 0xe0000000
95 #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
97 #ifdef CONFIG_SPL_BUILD
98 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
100 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
103 #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
104 #define CONFIG_MISC_INIT_R
106 #define CONFIG_HWCONFIG
108 /* define to use L1 as initial stack */
109 #define CONFIG_L1_INIT_RAM
110 #define CONFIG_SYS_INIT_RAM_LOCK
111 #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
112 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
113 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
114 /* The assembler doesn't like typecast */
115 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
116 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
117 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
118 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
120 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
121 GENERATED_GBL_DATA_SIZE)
122 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
124 #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
125 #define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
127 /* Serial Port - controlled on board with jumper J8
131 #define CONFIG_CONS_INDEX 1
132 #define CONFIG_SYS_NS16550_SERIAL
133 #define CONFIG_SYS_NS16550_REG_SIZE 1
134 #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
136 #define CONFIG_SYS_BAUDRATE_TABLE \
137 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
139 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
140 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
141 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
142 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
145 #define CONFIG_SYS_I2C
146 #define CONFIG_SYS_I2C_FSL
147 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
148 #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
149 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
150 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
155 #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
156 #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
157 #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
159 #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
160 #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
161 #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
165 * Memory space is mapped 1-1, but I/O space must start from 0.
168 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
169 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
170 #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
171 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
172 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
173 #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
174 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
175 #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
176 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
178 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
179 #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
180 #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
181 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
182 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
183 #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
184 #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
185 #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
186 #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
188 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
189 #define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
190 #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
191 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
192 #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
193 #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
194 #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
195 #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
196 #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
198 /* controller 4, Base address 203000 */
199 #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
200 #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
201 #define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */
202 #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
203 #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
204 #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
207 #define CONFIG_PCI_INDIRECT_BRIDGE
209 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
210 #endif /* CONFIG_PCI */
213 #ifdef CONFIG_FSL_SATA_V2
214 #define CONFIG_LIBATA
215 #define CONFIG_FSL_SATA
217 #define CONFIG_SYS_SATA_MAX_DEVICE 2
219 #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
220 #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
222 #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
223 #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
228 #ifdef CONFIG_FMAN_ENET
229 #define CONFIG_MII /* MII PHY management */
230 #define CONFIG_ETHPRIME "FM1@DTSEC1"
231 #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
237 #define CONFIG_LOADS_ECHO /* echo on for serial download */
238 #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
241 * Command line configuration.
245 #define CONFIG_CMD_PCI
249 * Miscellaneous configurable options
251 #define CONFIG_SYS_LONGHELP /* undef to save memory */
252 #define CONFIG_CMDLINE_EDITING /* Command-line editing */
253 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
254 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
255 #ifdef CONFIG_CMD_KGDB
256 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
258 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
260 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
261 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
262 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
265 * For booting Linux, the board info and command line data
266 * have to be in the first 64 MB of memory, since this is
267 * the maximum mapped by the Linux kernel during initialization.
269 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
270 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
272 #ifdef CONFIG_CMD_KGDB
273 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
277 * Environment Configuration
279 #define CONFIG_ROOTPATH "/opt/nfsroot"
280 #define CONFIG_BOOTFILE "uImage"
281 #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
283 /* default location for tftp and bootm */
284 #define CONFIG_LOADADDR 1000000
286 #define CONFIG_HVBOOT \
287 "setenv bootargs config-addr=0x60000000; " \
288 "bootm 0x01000000 - 0x00f00000"
290 #endif /* __CONFIG_H */