2 * (C) Copyright 2000-2004
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 * See file CREDITS for list of people who contributed to this
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25 * Dan Malek, Embedded Edge, LLC, dan@embeddededge.com
26 * U-Boot port on STx XTc 8xx board
27 * Mostly copied from Panto's NETTA2 board.
34 * High Level Configuration Options
38 #define CONFIG_MPC875 1 /* This is a MPC875 CPU */
39 #define CONFIG_STXXTC 1 /* ...on a STx XTc board */
41 #define CONFIG_SYS_TEXT_BASE 0x40F00000
43 #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
44 #undef CONFIG_8xx_CONS_SMC2
45 #undef CONFIG_8xx_CONS_NONE
47 #define CONFIG_BAUDRATE 115200 /* console baudrate = 115.2kbps */
49 #define CONFIG_XIN 10000000 /* 10 MHz input xtal */
51 /* Select one of few clock rates defined later in this file.
53 /* #define MPC8XX_HZ 50000000 */
54 #define MPC8XX_HZ 66666666
56 #define CONFIG_8xx_GCLK_FREQ MPC8XX_HZ
59 #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
61 #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
64 #undef CONFIG_CLOCKS_IN_MHZ /* clocks NOT passsed to Linux in MHz */
66 #undef CONFIG_BOOTARGS
67 #define CONFIG_BOOTCOMMAND \
69 "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
70 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
74 #define CONFIG_LOADS_ECHO 0 /* echo off for serial download */
75 #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
77 #undef CONFIG_WATCHDOG /* watchdog disabled */
79 #define CONFIG_STATUS_LED 1 /* Status LED enabled */
80 #define CONFIG_BOARD_SPECIFIC_LED /* version has board specific leds */
85 #define CONFIG_BOOTP_SUBNETMASK
86 #define CONFIG_BOOTP_GATEWAY
87 #define CONFIG_BOOTP_HOSTNAME
88 #define CONFIG_BOOTP_BOOTPATH
89 #define CONFIG_BOOTP_BOOTFILESIZE
90 #define CONFIG_BOOTP_NISDOMAIN
93 #undef CONFIG_MAC_PARTITION
94 #undef CONFIG_DOS_PARTITION
96 #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
98 #define FEC_ENET 1 /* eth.c needs it that way... */
99 #undef CONFIG_SYS_DISCOVER_PHY
101 #define CONFIG_MII_INIT 1
104 #define CONFIG_ETHER_ON_FEC1 1
105 #define CONFIG_FEC1_PHY 1 /* phy address of FEC */
106 #undef CONFIG_FEC1_PHY_NORXERR
108 #define CONFIG_ETHER_ON_FEC2 1
109 #define CONFIG_FEC2_PHY 3
110 #undef CONFIG_FEC2_PHY_NORXERR
112 #define CONFIG_ENV_OVERWRITE 1 /* allow modification of vendor params */
116 * Command line configuration.
118 #include <config_cmd_default.h>
120 #define CONFIG_CMD_DHCP
121 #define CONFIG_CMD_MII
122 #define CONFIG_CMD_NFS
123 #define CONFIG_CMD_PING
126 #define CONFIG_BOARD_EARLY_INIT_F 1
127 #define CONFIG_MISC_INIT_R
130 * Miscellaneous configurable options
132 #define CONFIG_SYS_LONGHELP /* undef to save memory */
133 #define CONFIG_SYS_PROMPT "xtc> " /* Monitor Command Prompt */
135 #define CONFIG_SYS_HUSH_PARSER 1
137 #if defined(CONFIG_CMD_KGDB)
138 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
140 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
142 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
143 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
144 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
146 #define CONFIG_SYS_MEMTEST_START 0x0300000 /* memtest works on */
147 #define CONFIG_SYS_MEMTEST_END 0x0700000 /* 3 ... 7 MB in DRAM */
149 #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
151 #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
154 * Low Level Configuration Settings
155 * (address mappings, register initial values, etc.)
156 * You should know what you are doing if you make changes here.
158 /*-----------------------------------------------------------------------
159 * Internal Memory Mapped Register
161 #define CONFIG_SYS_IMMR 0xFF000000
163 /*-----------------------------------------------------------------------
164 * Definitions for initial stack pointer and data area (in DPRAM)
166 #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
167 #define CONFIG_SYS_INIT_RAM_SIZE 0x3000 /* Size of used area in DPRAM */
168 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
169 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
171 /*-----------------------------------------------------------------------
172 * Start addresses for the final memory configuration
173 * (Set up by the startup code)
174 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
176 #define CONFIG_SYS_SDRAM_BASE 0x00000000
177 #define CONFIG_SYS_FLASH_BASE 0x40000000
179 #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
181 #define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
184 /* yes this is weird, I know :) */
185 #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE | 0x00F00000)
186 #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
188 #define CONFIG_SYS_RESET_ADDRESS 0x80000000
191 * For booting Linux, the board info and command line data
192 * have to be in the first 8 MB of memory, since this is
193 * the maximum mapped by the Linux kernel during initialization.
195 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
197 /*-----------------------------------------------------------------------
200 #define CONFIG_ENV_IS_IN_FLASH 1
201 #define CONFIG_ENV_SECT_SIZE 0x10000
203 #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00000000)
204 #define CONFIG_ENV_OFFSET 0
205 #define CONFIG_ENV_SIZE 0x4000
207 #define CONFIG_ENV_ADDR_REDUND (CONFIG_SYS_FLASH_BASE + 0x00010000)
208 #define CONFIG_ENV_OFFSET_REDUND 0
209 #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
211 #define CONFIG_SYS_FLASH_CFI 1
212 #define CONFIG_FLASH_CFI_DRIVER 1
213 #undef CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* use buffered writes (20x faster) */
214 #define CONFIG_SYS_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
215 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
217 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE + 0x2000000 }
219 #define CONFIG_SYS_FLASH_PROTECTION
221 /*-----------------------------------------------------------------------
222 * Cache Configuration
224 #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
225 #if defined(CONFIG_CMD_KGDB)
226 #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
229 /*-----------------------------------------------------------------------
230 * SYPCR - System Protection Control 11-9
231 * SYPCR can only be written once after reset!
232 *-----------------------------------------------------------------------
233 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
235 #if defined(CONFIG_WATCHDOG)
236 #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
237 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
239 #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
242 /*-----------------------------------------------------------------------
243 * SIUMCR - SIU Module Configuration 11-6
244 *-----------------------------------------------------------------------
245 * PCMCIA config., multi-function pin tri-state
247 #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01 | SIUMCR_FRC | SIUMCR_GB5E)
249 /*-----------------------------------------------------------------------
250 * TBSCR - Time Base Status and Control 11-26
251 *-----------------------------------------------------------------------
252 * Clear Reference Interrupt Status, Timebase freezing enabled
254 #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
256 /*-----------------------------------------------------------------------
257 * RTCSC - Real-Time Clock Status and Control Register 11-27
258 *-----------------------------------------------------------------------
260 #define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
262 /*-----------------------------------------------------------------------
263 * PISCR - Periodic Interrupt Status and Control 11-31
264 *-----------------------------------------------------------------------
265 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
267 #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
269 /*-----------------------------------------------------------------------
270 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
271 *-----------------------------------------------------------------------
272 * Reset PLL lock status sticky bit, timer expired status bit and timer
273 * interrupt status bit
277 #if CONFIG_XIN == 10000000
279 #if MPC8XX_HZ == 50000000
280 #define CONFIG_SYS_PLPRCR ((0 << PLPRCR_MFN_SHIFT) | (0 << PLPRCR_MFD_SHIFT) | \
281 (1 << PLPRCR_S_SHIFT) | (10 << PLPRCR_MFI_SHIFT) | (0 << PLPRCR_PDF_SHIFT) | \
283 #elif MPC8XX_HZ == 66666666
284 #define CONFIG_SYS_PLPRCR ((1 << PLPRCR_MFN_SHIFT) | (2 << PLPRCR_MFD_SHIFT) | \
285 (1 << PLPRCR_S_SHIFT) | (13 << PLPRCR_MFI_SHIFT) | (0 << PLPRCR_PDF_SHIFT) | \
288 #error unsupported CPU freq for XIN = 10MHz
291 #error unsupported freq for XIN (must be 10MHz)
296 *-----------------------------------------------------------------------
297 * SCCR - System Clock and reset Control Register 15-27
298 *-----------------------------------------------------------------------
299 * Set clock output, timebase and RTC source and divider,
300 * power management and some other internal clocks
302 * Note: When TBS == 0 the timebase is independent of current cpu clock.
305 #define SCCR_MASK SCCR_EBDF11
306 #if MPC8XX_HZ > 66666666
307 #define CONFIG_SYS_SCCR (/* SCCR_TBS | */ SCCR_CRQEN | \
308 SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
309 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
310 SCCR_DFALCD00 | SCCR_EBDF01)
312 #define CONFIG_SYS_SCCR (/* SCCR_TBS | */ SCCR_CRQEN | \
313 SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
314 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
318 /*-----------------------------------------------------------------------
320 *-----------------------------------------------------------------------
323 /*#define CONFIG_SYS_DER 0x2002000F*/
324 #define CONFIG_SYS_DER 0
327 * Init Memory Controller:
329 * BR0/1 and OR0/1 (FLASH)
332 #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
333 #define FLASH_BASE1_PRELIM 0x42000000 /* FLASH bank #1 */
335 /* used to re-map FLASH both when starting from SRAM or FLASH:
336 * restrict access enough to keep SRAM working (if any)
337 * but not too much to meddle with FLASH accesses
340 #define FLASH_BANK_MAX_SIZE 0x01000000 /* max size per chip */
342 #define CONFIG_SYS_REMAP_OR_AM 0x80000000
343 #define CONFIG_SYS_PRELIM_OR_AM (0xFFFFFFFFLU & ~(FLASH_BANK_MAX_SIZE - 1))
345 /* FLASH timing: ACS = 11, TRLX = 0, CSNT = 1, SCY = 5, EHTR = 1 */
346 #define CONFIG_SYS_OR_TIMING_FLASH (OR_CSNT_SAM | OR_BI | OR_SCY_5_CLK | OR_TRLX)
348 #define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
349 #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
350 #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_16 | BR_V )
352 #define CONFIG_SYS_OR1_PRELIM ((0xFFFFFFFFLU & ~(FLASH_BANK_MAX_SIZE - 1)) | CONFIG_SYS_OR_TIMING_FLASH)
353 #define CONFIG_SYS_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_PS_16 | BR_V )
356 * BR4 and OR4 (SDRAM)
359 #define SDRAM_BASE1_PRELIM 0x00000000 /* SDRAM bank #0 */
360 #define SDRAM_MAX_SIZE (256 << 20) /* max 256MB per bank */
362 /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
363 #define CONFIG_SYS_OR_TIMING_SDRAM (OR_CSNT_SAM | OR_G5LS)
365 #define CONFIG_SYS_OR4_PRELIM ((0xFFFFFFFFLU & ~(SDRAM_MAX_SIZE - 1)) | CONFIG_SYS_OR_TIMING_SDRAM)
366 #define CONFIG_SYS_BR4_PRELIM ((SDRAM_BASE1_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_PS_32 | BR_V)
369 * Memory Periodic Timer Prescaler
373 * Memory Periodic Timer Prescaler
375 * The Divider for PTA (refresh timer) configuration is based on an
376 * example SDRAM configuration (64 MBit, one bank). The adjustment to
377 * the number of chip selects (NCS) and the actually needed refresh
378 * rate is done by setting MPTPR.
380 * PTA is calculated from
381 * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
383 * gclk CPU clock (not bus clock!)
384 * Trefresh Refresh cycle * 4 (four word bursts used)
386 * 4096 Rows from SDRAM example configuration
387 * 1000 factor s -> ms
388 * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
389 * 4 Number of refresh cycles per period
390 * 64 Refresh cycle in ms per number of rows
391 * --------------------------------------------
392 * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
394 * 50 MHz => 50.000.000 / Divider = 98
395 * 66 Mhz => 66.000.000 / Divider = 129
396 * 80 Mhz => 80.000.000 / Divider = 156
399 #define CONFIG_SYS_MAMR_PTA 234
402 * For 16 MBit, refresh rates could be 31.3 us
403 * (= 64 ms / 2K = 125 / quad bursts).
404 * For a simpler initialization, 15.6 us is used instead.
406 * #define CONFIG_SYS_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
407 * #define CONFIG_SYS_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
409 #define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
410 #define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
412 /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
413 #define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
414 #define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
417 * MAMR settings for SDRAM
421 #define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
422 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
423 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
426 #define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
427 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
428 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
430 #define CONFIG_LAST_STAGE_INIT /* needed to reset the damn phys */
432 /****************************************************************/
434 #define NAND_SIZE 0x00010000 /* 64K */
435 #define NAND_BASE 0xF1000000
437 /*****************************************************************************/
439 #define CONFIG_SYS_DIRECT_FLASH_TFTP
441 /*****************************************************************************/
443 /* Status Leds are on the MODCK pins, which become the PCMCIA PGCRB,
444 * CxOE and CxRESET. We use the CxOE.
446 #define STATUS_LED_BIT 0x00000080 /* bit 24 */
448 #define STATUS_LED_PERIOD (CONFIG_SYS_HZ / 2)
449 #define STATUS_LED_STATE STATUS_LED_BLINKING
451 #define STATUS_LED_ACTIVE 0 /* LED on for bit == 0 */
452 #define STATUS_LED_BOOT 0 /* LED 0 used for boot status */
458 /* led_id_t is unsigned int mask */
459 typedef unsigned int led_id_t;
461 #define __led_toggle(_msk) \
463 ((volatile immap_t *)CONFIG_SYS_IMMR)->im_pcmcia.pcmc_pgcrb ^= (_msk); \
466 #define __led_set(_msk, _st) \
469 ((volatile immap_t *)CONFIG_SYS_IMMR)->im_pcmcia.pcmc_pgcrb |= (_msk); \
471 ((volatile immap_t *)CONFIG_SYS_IMMR)->im_pcmcia.pcmc_pgcrb &= ~(_msk); \
474 #define __led_init(msk, st) __led_set(msk, st)
478 /******************************************************************************/
480 #define CONFIG_SYS_CONSOLE_IS_IN_ENV 1
481 #define CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE 1
482 #define CONFIG_SYS_CONSOLE_ENV_OVERWRITE 1
484 /******************************************************************************/
486 /* use board specific hardware */
487 #undef CONFIG_WATCHDOG /* watchdog disabled */
488 #define CONFIG_HW_WATCHDOG
490 /*****************************************************************************/
492 #define CONFIG_AUTO_COMPLETE 1
493 #define CONFIG_CRC32_VERIFY 1
494 #define CONFIG_HUSH_OLD_PARSER_COMPATIBLE 1
496 /*****************************************************************************/
498 /* pass open firmware flattened device tree */
499 #define CONFIG_OF_LIBFDT 1
501 #define OF_TBCLK (MPC8XX_HZ / 16)
503 #endif /* __CONFIG_H */