2 * (C) Copyright 2005 Embedded Alley Solutions, Inc.
3 * Dan Malek <dan@embeddedalley.com>
5 * Updates for Silicon Tx GP3 SSA board.
7 * (C) Copyright 2002,2003 Motorola,Inc.
8 * Xianghua Xiao <X.Xiao@motorola.com>
10 * See file CREDITS for list of people who contributed to this
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License as
15 * published by the Free Software Foundation; either version 2 of
16 * the License, or (at your option) any later version.
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
29 /* mpc8560ads board configuration file */
30 /* please refer to doc/README.mpc85xx for more info */
31 /* make sure you change the MAC address and other network params first,
32 * search for CONFIG_ETHADDR,CONFIG_SERVERIP,etc in this file
38 /* High Level Configuration Options */
39 #define CONFIG_BOOKE 1 /* BOOKE */
40 #define CONFIG_E500 1 /* BOOKE e500 family */
41 #define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */
42 #define CONFIG_CPM2 1 /* has CPM2 */
43 #define CONFIG_STXSSA 1 /* Silicon Tx GPPP SSA board specific*/
44 #define CONFIG_MPC8560 1
46 #define CONFIG_PCI /* PCI ethernet support */
47 #define CONFIG_TSEC_ENET /* tsec ethernet support*/
48 #undef CONFIG_ETHER_ON_FCC /* cpm FCC ethernet support */
49 #define CONFIG_ENV_OVERWRITE
51 #define CONFIG_FSL_LAW 1 /* Use common FSL init code */
56 #define CONFIG_SYS_CLK_FREQ 33000000 /* most pci cards are 33Mhz */
58 /* Blinkin' LEDs for Robert :-)
60 #define CONFIG_SHOW_ACTIVITY 1
63 * These can be toggled for performance analysis, otherwise use default.
65 #define CONFIG_L2_CACHE /* toggle L2 cache */
66 #define CONFIG_BTB /* toggle branch predition */
67 #define CONFIG_ADDR_STREAMING /* toggle addr streaming */
69 #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
71 #undef CFG_DRAM_TEST /* memory test, takes time */
72 #define CFG_MEMTEST_START 0x00200000 /* memtest region */
73 #define CFG_MEMTEST_END 0x00400000
76 /* Localbus connector. There are many options that can be
77 * connected here, including sdram or lots of flash.
78 * This address, however, is used to configure a 256M local bus
79 * window that includes the Config latch below.
81 #define CFG_LBC_OPTION_BASE 0xF0000000 /* Localbus Extension */
82 #define CFG_LBC_OPTION_SIZE 256 /* 256MB */
84 /* There are various flash options used, we configure for the largest,
85 * which is 64Mbytes. The CFI works fine and will discover the proper
88 #ifdef CONFIG_STXSSA_4M
89 #define CFG_FLASH_BASE 0xFFC00000 /* start of 4 MiB flash */
91 #define CFG_FLASH_BASE 0xFC000000 /* start of 64 MiB flash */
93 #define CFG_BR0_PRELIM (CFG_FLASH_BASE | 0x1801) /* port size 32bit */
94 #define CFG_OR0_PRELIM (CFG_FLASH_BASE | 0x0FF7)
96 #define CFG_FLASH_CFI 1
97 #define CONFIG_FLASH_CFI_DRIVER 1
98 #undef CFG_FLASH_USE_BUFFER_WRITE /* use buffered writes (20x faster) */
99 #define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
100 #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
102 #define CFG_FLASH_BANKS_LIST { CFG_FLASH_BASE }
104 #define CFG_FLASH_PROTECTION
106 /* The configuration latch is Chip Select 1.
107 * It's an 8-bit latch in the lower 8 bits of the word.
109 #define CFG_LBC_CFGLATCH_BASE 0xFB000000 /* Base of config latch */
110 #define CFG_BR1_PRELIM 0xFB001801 /* 32-bit port */
111 #define CFG_OR1_PRELIM 0xFFFF0FF7 /* 64K is enough */
113 #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
115 #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
122 #define CFG_CCSRBAR_DEFAULT 0x40000000 /* CCSRBAR by BDI cfg */
124 #define CFG_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
126 #define CFG_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
127 #define CFG_CCSRBAR_PHYS CFG_CCSRBAR /* physical addr of CCSRBAR */
128 #define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */
131 #define CONFIG_FSL_DDR1
132 #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
133 #define CONFIG_DDR_SPD
134 #undef CONFIG_FSL_DDR_INTERACTIVE
136 #undef CONFIG_DDR_ECC /* only for ECC DDR module */
137 #undef CONFIG_DDR_DLL /* possible DLL fix needed */
138 #define CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */
140 #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
142 #define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
143 #define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE
145 #define CONFIG_NUM_DDR_CONTROLLERS 1
146 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
147 #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
149 /* I2C addresses of SPD EEPROMs */
150 #define SPD_EEPROM_ADDRESS 0x54 /* CTLR 0 DIMM 0 */
152 #undef CONFIG_CLOCKS_IN_MHZ
154 /* local bus definitions */
155 #define CFG_BR2_PRELIM 0xf8001861 /* 64MB localbus SDRAM */
156 #define CFG_OR2_PRELIM 0xfc006901
157 #define CFG_LBC_LCRR 0x00030004 /* local bus freq */
158 #define CFG_LBC_LBCR 0x00000000
159 #define CFG_LBC_LSRT 0x20000000
160 #define CFG_LBC_MRTPR 0x20000000
161 #define CFG_LBC_LSDMR_1 0x2861b723
162 #define CFG_LBC_LSDMR_2 0x0861b723
163 #define CFG_LBC_LSDMR_3 0x0861b723
164 #define CFG_LBC_LSDMR_4 0x1861b723
165 #define CFG_LBC_LSDMR_5 0x4061b723
167 #define CONFIG_L1_INIT_RAM
168 #define CFG_INIT_RAM_LOCK 1
169 #define CFG_INIT_RAM_ADDR 0x60000000 /* Initial RAM address */
170 #define CFG_INIT_RAM_END 0x4000 /* End of used area in RAM */
172 #define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
173 #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
174 #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
176 #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
177 #define CFG_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
180 #define CONFIG_CONS_INDEX 2
181 #undef CONFIG_SERIAL_SOFTWARE_FIFO
183 #define CFG_NS16550_SERIAL
184 #define CFG_NS16550_REG_SIZE 1
185 #define CFG_NS16550_CLK get_bus_freq(0)
187 #define CFG_BAUDRATE_TABLE \
188 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
190 #define CFG_NS16550_COM1 (CFG_CCSRBAR+0x4500)
191 #define CFG_NS16550_COM2 (CFG_CCSRBAR+0x4600)
193 #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
194 #define CFG_HUSH_PARSER 1 /* Use the HUSH parser */
195 #ifdef CFG_HUSH_PARSER
196 #define CFG_PROMPT_HUSH_PS2 "> "
202 #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
203 #define CONFIG_HARD_I2C /* I2C with hardware support*/
204 #undef CONFIG_SOFT_I2C /* I2C bit-banged */
205 #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
206 #define CFG_I2C_SLAVE 0x7F
207 #undef CFG_I2C_NOPROBES
208 #define CFG_I2C_OFFSET 0x3000
211 #define CONFIG_RTC_DS1337 /* This is really a DS1339 RTC */
212 #define CFG_I2C_RTC_ADDR 0x68 /* at address 0x68 */
214 /* I2C EEPROM. AT24C32, we keep our environment in here.
216 #define CFG_I2C_EEPROM_ADDR 0x51 /* 1010001x */
217 #define CFG_I2C_EEPROM_ADDR_LEN 2
218 #define CFG_EEPROM_PAGE_WRITE_BITS 5 /* =32 Bytes per write */
219 #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 20
222 * Standard 8555 PCI mapping.
223 * Addresses are mapped 1-1.
225 #define CFG_PCI1_MEM_BASE 0x80000000
226 #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
227 #define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */
228 #define CFG_PCI1_IO_BASE 0x00000000
229 #define CFG_PCI1_IO_PHYS 0xe2000000
230 #define CFG_PCI1_IO_SIZE 0x01000000 /* 16M */
232 #define CFG_PCI2_MEM_BASE 0xa0000000
233 #define CFG_PCI2_MEM_PHYS CFG_PCI2_MEM_BASE
234 #define CFG_PCI2_MEM_SIZE 0x20000000 /* 512M */
235 #define CFG_PCI2_IO_BASE 0x00000000
236 #define CFG_PCI2_IO_PHYS 0xe3000000
237 #define CFG_PCI2_IO_SIZE 0x01000000 /* 16M */
239 #if defined(CONFIG_PCI) /* PCI Ethernet card */
240 #define CONFIG_MPC85XX_PCI2 1
241 #define CONFIG_NET_MULTI
242 #define CONFIG_PCI_PNP /* do pci plug-and-play */
244 #define CONFIG_EEPRO100
247 #if !defined(CONFIG_PCI_PNP)
248 #define PCI_ENET0_IOADDR 0xe0000000
249 #define PCI_ENET0_MEMADDR 0xe0000000
250 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
253 #define CONFIG_PCI_SCAN_SHOW
254 #define CFG_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
256 #endif /* CONFIG_PCI */
258 #if defined(CONFIG_TSEC_ENET)
260 #ifndef CONFIG_NET_MULTI
261 #define CONFIG_NET_MULTI 1
264 #define CONFIG_MII 1 /* MII PHY management */
266 #define CONFIG_TSEC1 1
267 #define CONFIG_TSEC1_NAME "TSEC0"
268 #define CONFIG_TSEC2 1
269 #define CONFIG_TSEC2_NAME "TSEC1"
271 #define TSEC1_PHY_ADDR 2
272 #define TSEC2_PHY_ADDR 4
273 #define TSEC1_PHYIDX 0
274 #define TSEC2_PHYIDX 0
275 #define TSEC1_FLAGS TSEC_GIGABIT
276 #define TSEC2_FLAGS TSEC_GIGABIT
277 #define CONFIG_ETHPRIME "TSEC0"
279 #elif defined(CONFIG_ETHER_ON_FCC) /* CPM FCC Ethernet */
281 #define CONFIG_ETHER_ON_FCC2 /* define if ether on FCC */
282 #undef CONFIG_ETHER_NONE /* define if ether on something else */
283 #define CONFIG_ETHER_INDEX 2 /* which channel for ether */
285 #if (CONFIG_ETHER_INDEX == 2)
289 * - Select bus for bd/buffers
292 #define CFG_CMXFCR_MASK (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
293 #define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
294 #define CFG_CPMFCR_RAMTYPE 0
296 #define CFG_FCC_PSMR (FCC_PSMR_FDE)
298 #define CFG_FCC_PSMR 0
300 #define FETH2_RST 0x01
301 #elif (CONFIG_ETHER_INDEX == 3)
302 /* need more definitions here for FE3 */
303 #define FETH3_RST 0x80
304 #endif /* CONFIG_ETHER_INDEX */
306 /* MDIO is done through the TSEC0 control.
308 #define CONFIG_MII /* MII PHY management */
309 #undef CONFIG_BITBANGMII /* bit-bang MII PHY management */
313 /* Environment - default config is in flash, see below */
314 #if 0 /* in EEPROM */
315 # define CONFIG_ENV_IS_IN_EEPROM 1
316 # define CONFIG_ENV_OFFSET 0
317 # define CONFIG_ENV_SIZE 2048
319 # define CONFIG_ENV_IS_IN_FLASH 1
320 # ifdef CONFIG_STXSSA_4M
321 # define CONFIG_ENV_SECT_SIZE 0x20000
322 # else /* default configuration - 64 MiB flash */
323 # define CONFIG_ENV_SECT_SIZE 0x40000
325 # define CONFIG_ENV_ADDR (CFG_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
326 # define CONFIG_ENV_SIZE 0x4000
327 # define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR - CONFIG_ENV_SECT_SIZE)
328 # define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
331 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
332 #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
334 #define CONFIG_TIMESTAMP /* Print image info with ts */
340 #define CONFIG_BOOTP_BOOTFILESIZE
341 #define CONFIG_BOOTP_BOOTPATH
342 #define CONFIG_BOOTP_GATEWAY
343 #define CONFIG_BOOTP_HOSTNAME
347 * Command line configuration.
349 #include <config_cmd_default.h>
351 #define CONFIG_CMD_DATE
352 #define CONFIG_CMD_DHCP
353 #define CONFIG_CMD_EEPROM
354 #define CONFIG_CMD_I2C
355 #define CONFIG_CMD_NFS
356 #define CONFIG_CMD_PING
357 #define CONFIG_CMD_SNTP
359 #if defined(CONFIG_PCI)
360 #define CONFIG_CMD_PCI
363 #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
364 #define CONFIG_CMD_MII
367 #if defined(CFG_RAMBOOT)
368 #undef CONFIG_CMD_ENV
369 #undef CONFIG_CMD_LOADS
371 #define CONFIG_CMD_ELF
375 #undef CONFIG_WATCHDOG /* watchdog disabled */
378 * Miscellaneous configurable options
380 #define CFG_LONGHELP /* undef to save memory */
381 #define CFG_PROMPT "SSA=> " /* Monitor Command Prompt */
382 #if defined(CONFIG_CMD_KGDB)
383 #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
385 #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
387 #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
388 #define CFG_MAXARGS 16 /* max number of command args */
389 #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
390 #define CFG_LOAD_ADDR 0x1000000 /* default load address */
391 #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
394 * For booting Linux, the board info and command line data
395 * have to be in the first 8 MB of memory, since this is
396 * the maximum mapped by the Linux kernel during initialization.
398 #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
401 * Internal Definitions
405 #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
406 #define BOOTFLAG_WARM 0x02 /* Software reboot */
408 #if defined(CONFIG_CMD_KGDB)
409 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
410 #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
413 /*Note: change below for your network setting!!! */
414 #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
415 #define CONFIG_HAS_ETH0
416 #define CONFIG_ETHADDR 00:e0:0c:07:9b:8a
417 #define CONFIG_HAS_ETH1
418 #define CONFIG_ETH1ADDR 00:e0:0c:07:9b:8b
419 #define CONFIG_HAS_ETH2
420 #define CONFIG_ETH2ADDR 00:e0:0c:07:9b:8c
424 * Environment in EEPROM is compatible with different flash sector sizes,
425 * but only little space is available, so we use a very simple setup.
426 * With environment in flash, we use a more powerful default configuration.
428 #ifdef CONFIG_ENV_IS_IN_EEPROM /* use restricted "standard" environment */
430 #define CONFIG_BAUDRATE 38400
432 #define CONFIG_BOOTDELAY 3 /* -1 disable autoboot */
433 #define CONFIG_BOOTCOMMAND "bootm 0xffc00000 0xffd00000"
434 #define CONFIG_BOOTARGS "root=/dev/nfs rw ip=any console=ttyS1,$baudrate"
435 #define CONFIG_SERVERIP 192.168.85.1
436 #define CONFIG_IPADDR 192.168.85.60
437 #define CONFIG_GATEWAYIP 192.168.85.1
438 #define CONFIG_NETMASK 255.255.255.0
439 #define CONFIG_HOSTNAME STX_SSA
440 #define CONFIG_ROOTPATH /gppproot
441 #define CONFIG_BOOTFILE uImage
442 #define CONFIG_LOADADDR 0x1000000
444 #else /* ENV IS IN FLASH -- use a full-blown envionment */
446 #define CONFIG_BAUDRATE 115200
448 #define CONFIG_BOOTDELAY 5 /* -1 disable autoboot */
450 #define CONFIG_PREBOOT "echo;" \
451 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
454 #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
456 #define CONFIG_EXTRA_ENV_SETTINGS \
457 "hostname=gp3ssa\0" \
458 "bootfile=/tftpboot/gp3ssa/uImage\0" \
459 "loadaddr=400000\0" \
462 "nfsargs=setenv bootargs root=/dev/nfs rw " \
463 "nfsroot=$serverip:$rootpath\0" \
464 "ramargs=setenv bootargs root=/dev/ram rw\0" \
465 "addip=setenv bootargs $bootargs " \
466 "ip=$ipaddr:$serverip:$gatewayip:$netmask" \
467 ":$hostname:$netdev:off panic=1\0" \
468 "addcons=setenv bootargs $bootargs " \
469 "console=$consdev,$baudrate\0" \
470 "flash_nfs=run nfsargs addip addcons;" \
471 "bootm $kernel_addr\0" \
472 "flash_self=run ramargs addip addcons;" \
473 "bootm $kernel_addr $ramdisk_addr\0" \
474 "net_nfs=tftp $loadaddr $bootfile;" \
475 "run nfsargs addip addcons;bootm\0" \
476 "rootpath=/opt/eldk/ppc_85xx\0" \
477 "kernel_addr=FC000000\0" \
478 "ramdisk_addr=FC200000\0" \
480 #define CONFIG_BOOTCOMMAND "run flash_self"
482 #endif /* CONFIG_ENV_IS_IN_EEPROM */
484 #endif /* __CONFIG_H */