treewide: Migrate CONFIG_BOARD_EARLY_INIT_R to Kconfig
[platform/kernel/u-boot.git] / include / configs / strider.h
1 /*
2  * (C) Copyright 2014
3  * Dirk Eibach,  Guntermann & Drunck GmbH, dirk.eibach@gdsys.cc
4  *
5  *
6  * SPDX-License-Identifier:     GPL-2.0+
7  */
8
9 #ifndef __CONFIG_H
10 #define __CONFIG_H
11
12 /*
13  * High Level Configuration Options
14  */
15 #define CONFIG_E300             1 /* E300 family */
16 #define CONFIG_MPC83xx          1 /* MPC83xx family */
17 #define CONFIG_MPC830x          1 /* MPC830x family */
18 #define CONFIG_MPC8308          1 /* MPC8308 CPU specific */
19 #define CONFIG_STRIDER          1 /* STRIDER board specific */
20
21 #define CONFIG_LAST_STAGE_INIT
22
23 #define CONFIG_FSL_ESDHC
24 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC83xx_ESDHC_ADDR
25
26 /*
27  * System Clock Setup
28  */
29 #define CONFIG_83XX_CLKIN       33333333 /* in Hz */
30 #define CONFIG_SYS_CLK_FREQ     CONFIG_83XX_CLKIN
31
32 /*
33  * Hardware Reset Configuration Word
34  * if CLKIN is 66.66MHz, then
35  * CSB = 133MHz, DDRC = 266MHz, LBC = 133MHz
36  * We choose the A type silicon as default, so the core is 400Mhz.
37  */
38 #define CONFIG_SYS_HRCW_LOW (\
39         HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
40         HRCWL_DDR_TO_SCB_CLK_2X1 |\
41         HRCWL_SVCOD_DIV_2 |\
42         HRCWL_CSB_TO_CLKIN_4X1 |\
43         HRCWL_CORE_TO_CSB_3X1)
44 /*
45  * There are neither HRCWH_PCI_HOST nor HRCWH_PCI1_ARBITER_ENABLE bits
46  * in 8308's HRCWH according to the manual, but original Freescale's
47  * code has them and I've expirienced some problems using the board
48  * with BDI3000 attached when I've tried to set these bits to zero
49  * (UART doesn't work after the 'reset run' command).
50  */
51 #define CONFIG_SYS_HRCW_HIGH (\
52         HRCWH_PCI_HOST |\
53         HRCWH_PCI1_ARBITER_ENABLE |\
54         HRCWH_CORE_ENABLE |\
55         HRCWH_FROM_0XFFF00100 |\
56         HRCWH_BOOTSEQ_DISABLE |\
57         HRCWH_SW_WATCHDOG_DISABLE |\
58         HRCWH_ROM_LOC_LOCAL_16BIT |\
59         HRCWH_RL_EXT_LEGACY |\
60         HRCWH_TSEC1M_IN_MII |\
61         HRCWH_TSEC2M_IN_RGMII |\
62         HRCWH_BIG_ENDIAN)
63
64 /*
65  * System IO Config
66  */
67 #define CONFIG_SYS_SICRH (\
68         SICRH_ESDHC_A_SD |\
69         SICRH_ESDHC_B_SD |\
70         SICRH_ESDHC_C_SD |\
71         SICRH_GPIO_A_GPIO |\
72         SICRH_GPIO_B_GPIO |\
73         SICRH_IEEE1588_A_GPIO |\
74         SICRH_USB |\
75         SICRH_GTM_GPIO |\
76         SICRH_IEEE1588_B_GPIO |\
77         SICRH_ETSEC2_GPIO |\
78         SICRH_GPIOSEL_1 |\
79         SICRH_TMROBI_V3P3 |\
80         SICRH_TSOBI1_V2P5 |\
81         SICRH_TSOBI2_V2P5)      /* 0x0037f103 */
82 #define CONFIG_SYS_SICRL (\
83         SICRL_SPI_PF0 |\
84         SICRL_UART_PF0 |\
85         SICRL_IRQ_PF0 |\
86         SICRL_I2C2_PF0 |\
87         SICRL_ETSEC1_TX_CLK)    /* 0x00000000 */
88
89 /*
90  * IMMR new address
91  */
92 #define CONFIG_SYS_IMMR         0xE0000000
93
94 /*
95  * SERDES
96  */
97 #define CONFIG_FSL_SERDES
98 #define CONFIG_FSL_SERDES1      0xe3000
99
100 /*
101  * Arbiter Setup
102  */
103 #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */
104 #define CONFIG_SYS_ACR_RPTCNT   3 /* Arbiter repeat count is 4 */
105 #define CONFIG_SYS_SPCR_TSECEP  3 /* eTSEC emergency priority is highest */
106
107 /*
108  * DDR Setup
109  */
110 #define CONFIG_SYS_DDR_BASE             0x00000000 /* DDR is system memory */
111 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_BASE
112 #define CONFIG_SYS_DDR_SDRAM_BASE       CONFIG_SYS_DDR_BASE
113 #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL   DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
114 #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
115                                 | DDRCDR_PZ_LOZ \
116                                 | DDRCDR_NZ_LOZ \
117                                 | DDRCDR_ODT \
118                                 | DDRCDR_Q_DRN)
119                                 /* 0x7b880001 */
120 /*
121  * Manually set up DDR parameters
122  * consist of one chip NT5TU64M16HG from NANYA
123  */
124
125 #define CONFIG_SYS_DDR_SIZE             128 /* MB */
126
127 #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007
128 #define CONFIG_SYS_DDR_CS0_CONFIG       (CSCONFIG_EN \
129                                 | CSCONFIG_ODT_RD_NEVER \
130                                 | CSCONFIG_ODT_WR_ONLY_CURRENT \
131                                 | CSCONFIG_BANK_BIT_3 \
132                                 | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10)
133                                 /* 0x80010102 */
134 #define CONFIG_SYS_DDR_TIMING_3 0
135 #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
136                                 | (0 << TIMING_CFG0_WRT_SHIFT) \
137                                 | (0 << TIMING_CFG0_RRT_SHIFT) \
138                                 | (0 << TIMING_CFG0_WWT_SHIFT) \
139                                 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
140                                 | (6 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
141                                 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
142                                 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
143                                 /* 0x00260802 */
144 #define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \
145                                 | (6 << TIMING_CFG1_ACTTOPRE_SHIFT) \
146                                 | (2 << TIMING_CFG1_ACTTORW_SHIFT) \
147                                 | (7 << TIMING_CFG1_CASLAT_SHIFT) \
148                                 | (9 << TIMING_CFG1_REFREC_SHIFT) \
149                                 | (2 << TIMING_CFG1_WRREC_SHIFT) \
150                                 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
151                                 | (2 << TIMING_CFG1_WRTORD_SHIFT))
152                                 /* 0x26279222 */
153 #define CONFIG_SYS_DDR_TIMING_2 ((0 << TIMING_CFG2_ADD_LAT_SHIFT) \
154                                 | (4 << TIMING_CFG2_CPO_SHIFT) \
155                                 | (3 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
156                                 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
157                                 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
158                                 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
159                                 | (5 << TIMING_CFG2_FOUR_ACT_SHIFT))
160                                 /* 0x021848c5 */
161 #define CONFIG_SYS_DDR_INTERVAL ((0x0824 << SDRAM_INTERVAL_REFINT_SHIFT) \
162                                 | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
163                                 /* 0x08240100 */
164 #define CONFIG_SYS_DDR_SDRAM_CFG        (SDRAM_CFG_SREN \
165                                 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
166                                 | SDRAM_CFG_DBW_16)
167                                 /* 0x43100000 */
168
169 #define CONFIG_SYS_DDR_SDRAM_CFG2       0x00401000 /* 1 posted refresh */
170 #define CONFIG_SYS_DDR_MODE             ((0x0440 << SDRAM_MODE_ESD_SHIFT) \
171                                 | (0x0242 << SDRAM_MODE_SD_SHIFT))
172                                 /* ODT 150ohm CL=4, AL=0 on SDRAM */
173 #define CONFIG_SYS_DDR_MODE2            0x00000000
174
175 /*
176  * Memory test
177  */
178 #define CONFIG_SYS_MEMTEST_START        0x00001000 /* memtest region */
179 #define CONFIG_SYS_MEMTEST_END          0x07f00000
180
181 /*
182  * The reserved memory
183  */
184 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
185
186 #define CONFIG_SYS_MONITOR_LEN  (384 * 1024) /* Reserve 384 kB for Mon */
187 #define CONFIG_SYS_MALLOC_LEN   (512 * 1024) /* Reserved for malloc */
188
189 /*
190  * Initial RAM Base Address Setup
191  */
192 #define CONFIG_SYS_INIT_RAM_LOCK        1
193 #define CONFIG_SYS_INIT_RAM_ADDR        0xE6000000 /* Initial RAM address */
194 #define CONFIG_SYS_INIT_RAM_SIZE        0x1000 /* Size of used area in RAM */
195 #define CONFIG_SYS_GBL_DATA_OFFSET      \
196         (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
197
198 /*
199  * Local Bus Configuration & Clock Setup
200  */
201 #define CONFIG_SYS_LCRR_DBYP            LCRR_DBYP
202 #define CONFIG_SYS_LCRR_CLKDIV          LCRR_CLKDIV_2
203 #define CONFIG_SYS_LBC_LBCR             0x00040000
204
205 /*
206  * FLASH on the Local Bus
207  */
208 #define CONFIG_SYS_FLASH_CFI            /* use the Common Flash Interface */
209 #define CONFIG_FLASH_CFI_DRIVER         /* use the CFI driver */
210 #define CONFIG_SYS_FLASH_CFI_WIDTH      FLASH_CFI_16BIT
211 #define CONFIG_FLASH_CFI_LEGACY
212 #define CONFIG_SYS_FLASH_LEGACY_512Kx16
213
214 #define CONFIG_SYS_FLASH_BASE           0xFE000000 /* FLASH base address */
215 #define CONFIG_SYS_FLASH_SIZE           8 /* FLASH size is up to 8M */
216 #define CONFIG_SYS_FLASH_PROTECTION     1 /* Use h/w Flash protection. */
217
218 /* Window base at flash base */
219 #define CONFIG_SYS_LBLAWBAR0_PRELIM     CONFIG_SYS_FLASH_BASE
220 #define CONFIG_SYS_LBLAWAR0_PRELIM      (LBLAWAR_EN | LBLAWAR_8MB)
221
222 #define CONFIG_SYS_BR0_PRELIM   (CONFIG_SYS_FLASH_BASE \
223                                 | BR_PS_16      /* 16 bit port */ \
224                                 | BR_MS_GPCM    /* MSEL = GPCM */ \
225                                 | BR_V)         /* valid */
226 #define CONFIG_SYS_OR0_PRELIM   (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
227                                 | OR_UPM_XAM \
228                                 | OR_GPCM_CSNT \
229                                 | OR_GPCM_ACS_DIV2 \
230                                 | OR_GPCM_XACS \
231                                 | OR_GPCM_SCY_15 \
232                                 | OR_GPCM_TRLX_SET \
233                                 | OR_GPCM_EHTR_SET)
234
235 #define CONFIG_SYS_MAX_FLASH_BANKS      1 /* number of banks */
236 #define CONFIG_SYS_MAX_FLASH_SECT       135
237
238 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000 /* Flash Erase Timeout (ms) */
239 #define CONFIG_SYS_FLASH_WRITE_TOUT     500 /* Flash Write Timeout (ms) */
240
241 /*
242  * FPGA
243  */
244 #define CONFIG_SYS_FPGA0_BASE           0xE0600000
245 #define CONFIG_SYS_FPGA0_SIZE           1 /* FPGA size is 1M */
246
247 /* Window base at FPGA base */
248 #define CONFIG_SYS_LBLAWBAR1_PRELIM     CONFIG_SYS_FPGA0_BASE
249 #define CONFIG_SYS_LBLAWAR1_PRELIM      (LBLAWAR_EN | LBLAWAR_1MB)
250
251 #define CONFIG_SYS_BR1_PRELIM   (CONFIG_SYS_FPGA0_BASE \
252                                 | BR_PS_16      /* 16 bit port */ \
253                                 | BR_MS_GPCM    /* MSEL = GPCM */ \
254                                 | BR_V)         /* valid */
255
256 #define CONFIG_SYS_OR1_PRELIM   (MEG_TO_AM(CONFIG_SYS_FPGA0_SIZE) \
257                                 | OR_UPM_XAM \
258                                 | OR_GPCM_CSNT \
259                                 | OR_GPCM_SCY_5 \
260                                 | OR_GPCM_TRLX_CLEAR \
261                                 | OR_GPCM_EHTR_CLEAR)
262
263 #define CONFIG_SYS_FPGA_BASE(k)         CONFIG_SYS_FPGA0_BASE
264 #define CONFIG_SYS_FPGA_DONE(k)         0x0010
265
266 #define CONFIG_SYS_FPGA_COUNT           1
267
268 #define CONFIG_SYS_MCLINK_MAX           3
269
270 #define CONFIG_SYS_FPGA_PTR \
271         { (struct ihs_fpga *)CONFIG_SYS_FPGA0_BASE, NULL, NULL, NULL }
272
273 #define CONFIG_SYS_FPGA_NO_RFL_HI
274
275 /*
276  * Serial Port
277  */
278 #define CONFIG_SYS_NS16550_SERIAL
279 #define CONFIG_SYS_NS16550_REG_SIZE     1
280 #define CONFIG_SYS_NS16550_CLK          get_bus_freq(0)
281
282 #define CONFIG_SYS_BAUDRATE_TABLE  \
283         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
284
285 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
286 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
287
288 /* Pass open firmware flat tree */
289
290 /* I2C */
291 #define CONFIG_SYS_I2C
292 #define CONFIG_SYS_I2C_FSL
293 #define CONFIG_SYS_FSL_I2C_SPEED        400000
294 #define CONFIG_SYS_FSL_I2C_SLAVE        0x7F
295 #define CONFIG_SYS_FSL_I2C_OFFSET       0x3000
296
297 #define CONFIG_PCA953X                  /* NXP PCA9554 */
298 #define CONFIG_SYS_I2C_PCA953X_WIDTH    { {0x24, 16}, {0x25, 16}, {0x26, 16}, \
299                                           {0x3c, 8}, {0x3d, 8}, {0x3e, 8} }
300
301 #define CONFIG_PCA9698                  /* NXP PCA9698 */
302
303 #define CONFIG_SYS_I2C_IHS
304 #define CONFIG_SYS_I2C_IHS_CH0
305 #define CONFIG_SYS_I2C_IHS_SPEED_0              50000
306 #define CONFIG_SYS_I2C_IHS_SLAVE_0              0x7F
307 #define CONFIG_SYS_I2C_IHS_CH1
308 #define CONFIG_SYS_I2C_IHS_SPEED_1              50000
309 #define CONFIG_SYS_I2C_IHS_SLAVE_1              0x7F
310 #define CONFIG_SYS_I2C_IHS_CH2
311 #define CONFIG_SYS_I2C_IHS_SPEED_2              50000
312 #define CONFIG_SYS_I2C_IHS_SLAVE_2              0x7F
313 #define CONFIG_SYS_I2C_IHS_CH3
314 #define CONFIG_SYS_I2C_IHS_SPEED_3              50000
315 #define CONFIG_SYS_I2C_IHS_SLAVE_3              0x7F
316
317 #ifdef CONFIG_STRIDER_CON_DP
318 #define CONFIG_SYS_I2C_IHS_DUAL
319 #define CONFIG_SYS_I2C_IHS_CH0_1
320 #define CONFIG_SYS_I2C_IHS_SPEED_0_1            50000
321 #define CONFIG_SYS_I2C_IHS_SLAVE_0_1            0x7F
322 #define CONFIG_SYS_I2C_IHS_CH1_1
323 #define CONFIG_SYS_I2C_IHS_SPEED_1_1            50000
324 #define CONFIG_SYS_I2C_IHS_SLAVE_1_1            0x7F
325 #define CONFIG_SYS_I2C_IHS_CH2_1
326 #define CONFIG_SYS_I2C_IHS_SPEED_2_1            50000
327 #define CONFIG_SYS_I2C_IHS_SLAVE_2_1            0x7F
328 #define CONFIG_SYS_I2C_IHS_CH3_1
329 #define CONFIG_SYS_I2C_IHS_SPEED_3_1            50000
330 #define CONFIG_SYS_I2C_IHS_SLAVE_3_1            0x7F
331 #endif
332
333 /*
334  * Software (bit-bang) I2C driver configuration
335  */
336 #define CONFIG_SYS_I2C_SOFT
337 #define CONFIG_SOFT_I2C_READ_REPEATED_START
338 #define CONFIG_SYS_I2C_SOFT_SPEED               50000
339 #define CONFIG_SYS_I2C_SOFT_SLAVE               0x7F
340 #define I2C_SOFT_DECLARATIONS2
341 #define CONFIG_SYS_I2C_SOFT_SPEED_2             50000
342 #define CONFIG_SYS_I2C_SOFT_SLAVE_2             0x7F
343 #define I2C_SOFT_DECLARATIONS3
344 #define CONFIG_SYS_I2C_SOFT_SPEED_3             50000
345 #define CONFIG_SYS_I2C_SOFT_SLAVE_3             0x7F
346 #define I2C_SOFT_DECLARATIONS4
347 #define CONFIG_SYS_I2C_SOFT_SPEED_4             50000
348 #define CONFIG_SYS_I2C_SOFT_SLAVE_4             0x7F
349 #if defined(CONFIG_STRIDER_CON) || defined(CONFIG_STRIDER_CON_DP)
350 #define I2C_SOFT_DECLARATIONS5
351 #define CONFIG_SYS_I2C_SOFT_SPEED_5             50000
352 #define CONFIG_SYS_I2C_SOFT_SLAVE_5             0x7F
353 #define I2C_SOFT_DECLARATIONS6
354 #define CONFIG_SYS_I2C_SOFT_SPEED_6             50000
355 #define CONFIG_SYS_I2C_SOFT_SLAVE_6             0x7F
356 #define I2C_SOFT_DECLARATIONS7
357 #define CONFIG_SYS_I2C_SOFT_SPEED_7             50000
358 #define CONFIG_SYS_I2C_SOFT_SLAVE_7             0x7F
359 #define I2C_SOFT_DECLARATIONS8
360 #define CONFIG_SYS_I2C_SOFT_SPEED_8             50000
361 #define CONFIG_SYS_I2C_SOFT_SLAVE_8             0x7F
362 #endif
363 #ifdef CONFIG_STRIDER_CON_DP
364 #define I2C_SOFT_DECLARATIONS9
365 #define CONFIG_SYS_I2C_SOFT_SPEED_9             50000
366 #define CONFIG_SYS_I2C_SOFT_SLAVE_9             0x7F
367 #define I2C_SOFT_DECLARATIONS10
368 #define CONFIG_SYS_I2C_SOFT_SPEED_10            50000
369 #define CONFIG_SYS_I2C_SOFT_SLAVE_10            0x7F
370 #define I2C_SOFT_DECLARATIONS11
371 #define CONFIG_SYS_I2C_SOFT_SPEED_11            50000
372 #define CONFIG_SYS_I2C_SOFT_SLAVE_11            0x7F
373 #define I2C_SOFT_DECLARATIONS12
374 #define CONFIG_SYS_I2C_SOFT_SPEED_12            50000
375 #define CONFIG_SYS_I2C_SOFT_SLAVE_12            0x7F
376 #endif
377
378 #ifdef CONFIG_STRIDER_CON
379 #define CONFIG_SYS_ICS8N3QV01_I2C               {5, 6, 7, 8}
380 #define CONFIG_SYS_CH7301_I2C                   {5, 6, 7, 8}
381 #define CONFIG_SYS_ADV7611_I2C                  {5, 6, 7, 8}
382 #define CONFIG_SYS_DP501_I2C                    {1, 2, 3, 4}
383 #define CONFIG_STRIDER_FANS                     { {10, 0x4c}, {11, 0x4c}, \
384                                                   {12, 0x4c} }
385 #elif defined(CONFIG_STRIDER_CON_DP)
386 #define CONFIG_SYS_ICS8N3QV01_I2C               {13, 14, 15, 16, 17, 18, 19, 20}
387 #define CONFIG_SYS_CH7301_I2C                   {1, 3, 5, 7}
388 #define CONFIG_SYS_ADV7611_I2C                  {1, 3, 5, 7}
389 #define CONFIG_SYS_DP501_I2C                    {1, 3, 5, 7, 2, 4, 6, 8}
390 #define CONFIG_STRIDER_FANS                     { {10, 0x4c}, {11, 0x4c}, \
391                                                   {12, 0x4c} }
392 #elif defined(CONFIG_STRIDER_CPU_DP)
393 #define CONFIG_SYS_CH7301_I2C                   {1, 2, 3, 4}
394 #define CONFIG_SYS_ADV7611_I2C                  {1, 2, 3, 4}
395 #define CONFIG_SYS_DP501_I2C                    {1, 2, 3, 4}
396 #define CONFIG_STRIDER_FANS                     { {6, 0x4c}, {7, 0x4c}, \
397                                                   {8, 0x4c} }
398 #else
399 #define CONFIG_SYS_CH7301_I2C                   {1, 2, 3, 4}
400 #define CONFIG_SYS_ADV7611_I2C                  {1, 2, 3, 4}
401 #define CONFIG_SYS_DP501_I2C                    {1, 2, 3, 4}
402 #define CONFIG_STRIDER_FANS                     { {2, 0x18}, {3, 0x18}, \
403                                                   {4, 0x18} }
404 #endif
405
406 #ifndef __ASSEMBLY__
407 void fpga_gpio_set(unsigned int bus, int pin);
408 void fpga_gpio_clear(unsigned int bus, int pin);
409 int fpga_gpio_get(unsigned int bus, int pin);
410 void fpga_control_set(unsigned int bus, int pin);
411 void fpga_control_clear(unsigned int bus, int pin);
412 #endif
413
414 #ifdef CONFIG_STRIDER_CON
415 #define I2C_SDA_GPIO    ((I2C_ADAP_HWNR > 3) ? 0x0200 : 0x0040)
416 #define I2C_SCL_GPIO    ((I2C_ADAP_HWNR > 3) ? 0x0100 : 0x0020)
417 #define I2C_FPGA_IDX    ((I2C_ADAP_HWNR > 3) ? \
418                          (I2C_ADAP_HWNR - 4) : I2C_ADAP_HWNR)
419 #elif defined(CONFIG_STRIDER_CON_DP)
420 #define I2C_SDA_GPIO    ((I2C_ADAP_HWNR > 3) ? 0x0040 : 0x0200)
421 #define I2C_SCL_GPIO    ((I2C_ADAP_HWNR > 3) ? 0x0020 : 0x0100)
422 #define I2C_FPGA_IDX    (I2C_ADAP_HWNR % 4)
423 #else
424 #define I2C_SDA_GPIO    0x0040
425 #define I2C_SCL_GPIO    0x0020
426 #define I2C_FPGA_IDX    I2C_ADAP_HWNR
427 #endif
428
429 #ifdef CONFIG_STRIDER_CON_DP
430 #define I2C_ACTIVE \
431         do { \
432                 if (I2C_ADAP_HWNR > 7) \
433                         fpga_control_set(I2C_FPGA_IDX, 0x0004); \
434                 else \
435                         fpga_control_clear(I2C_FPGA_IDX, 0x0004); \
436         } while (0)
437 #else
438 #define I2C_ACTIVE      { }
439 #endif
440
441 #define I2C_TRISTATE    { }
442 #define I2C_READ \
443         (fpga_gpio_get(I2C_FPGA_IDX, I2C_SDA_GPIO) ? 1 : 0)
444 #define I2C_SDA(bit) \
445         do { \
446                 if (bit) \
447                         fpga_gpio_set(I2C_FPGA_IDX, I2C_SDA_GPIO); \
448                 else \
449                         fpga_gpio_clear(I2C_FPGA_IDX, I2C_SDA_GPIO); \
450         } while (0)
451 #define I2C_SCL(bit) \
452         do { \
453                 if (bit) \
454                         fpga_gpio_set(I2C_FPGA_IDX, I2C_SCL_GPIO); \
455                 else \
456                         fpga_gpio_clear(I2C_FPGA_IDX, I2C_SCL_GPIO); \
457         } while (0)
458 #define I2C_DELAY       udelay(25)      /* 1/4 I2C clock duration */
459
460 /*
461  * Software (bit-bang) MII driver configuration
462  */
463 #define CONFIG_BITBANGMII               /* bit-bang MII PHY management */
464 #define CONFIG_BITBANGMII_MULTI
465
466 /*
467  * OSD Setup
468  */
469 #define CONFIG_SYS_OSD_SCREENS          1
470 #define CONFIG_SYS_DP501_DIFFERENTIAL
471 #define CONFIG_SYS_DP501_VCAPCTRL0      0x01 /* DDR mode 0, DE for H/VSYNC */
472
473 #ifdef CONFIG_STRIDER_CON_DP
474 #define CONFIG_SYS_OSD_DH
475 #endif
476
477 /*
478  * General PCI
479  * Addresses are mapped 1-1.
480  */
481 #define CONFIG_SYS_PCIE1_BASE           0xA0000000
482 #define CONFIG_SYS_PCIE1_MEM_BASE       0xA0000000
483 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xA0000000
484 #define CONFIG_SYS_PCIE1_MEM_SIZE       0x10000000
485 #define CONFIG_SYS_PCIE1_CFG_BASE       0xB0000000
486 #define CONFIG_SYS_PCIE1_CFG_SIZE       0x01000000
487 #define CONFIG_SYS_PCIE1_IO_BASE        0x00000000
488 #define CONFIG_SYS_PCIE1_IO_PHYS        0xB1000000
489 #define CONFIG_SYS_PCIE1_IO_SIZE        0x00800000
490
491 /* enable PCIE clock */
492 #define CONFIG_SYS_SCCR_PCIEXP1CM       1
493
494 #define CONFIG_PCI_INDIRECT_BRIDGE
495 #define CONFIG_PCIE
496
497 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957   /* Freescale */
498 #define CONFIG_83XX_GENERIC_PCIE_REGISTER_HOSES 1
499
500 /*
501  * TSEC
502  */
503 #define CONFIG_TSEC_ENET        /* TSEC ethernet support */
504 #define CONFIG_SYS_TSEC1_OFFSET 0x24000
505 #define CONFIG_SYS_TSEC1        (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
506
507 /*
508  * TSEC ethernet configuration
509  */
510 #define CONFIG_MII              1 /* MII PHY management */
511 #define CONFIG_TSEC1
512 #define CONFIG_TSEC1_NAME       "eTSEC0"
513 #define TSEC1_PHY_ADDR          1
514 #define TSEC1_PHYIDX            0
515 #define TSEC1_FLAGS             0
516
517 /* Options are: eTSEC[0-1] */
518 #define CONFIG_ETHPRIME         "eTSEC0"
519
520 /*
521  * Environment
522  */
523 #if 1
524 #define CONFIG_ENV_ADDR         (CONFIG_SYS_MONITOR_BASE + \
525                                  CONFIG_SYS_MONITOR_LEN)
526 #define CONFIG_ENV_SECT_SIZE    0x10000 /* 64K(one sector) for env */
527 #define CONFIG_ENV_SIZE         0x2000
528 #define CONFIG_ENV_ADDR_REDUND  (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
529 #define CONFIG_ENV_SIZE_REDUND  CONFIG_ENV_SIZE
530 #else
531 #define CONFIG_ENV_SIZE         0x2000          /* 8KB */
532 #endif
533
534 #define CONFIG_LOADS_ECHO       1       /* echo on for serial download */
535 #define CONFIG_SYS_LOADS_BAUD_CHANGE    1       /* allow baudrate change */
536
537 /*
538  * Command line configuration.
539  */
540
541 /*
542  * Miscellaneous configurable options
543  */
544 #define CONFIG_SYS_LOAD_ADDR            0x2000000 /* default load address */
545 #define CONFIG_SYS_HZ           1000    /* decrementer freq: 1ms ticks */
546
547 #define CONFIG_SYS_CBSIZE       1024 /* Console I/O Buffer Size */
548
549 #define CONFIG_SYS_BARGSIZE     CONFIG_SYS_CBSIZE
550
551 /*
552  * For booting Linux, the board info and command line data
553  * have to be in the first 256 MB of memory, since this is
554  * the maximum mapped by the Linux kernel during initialization.
555  */
556 #define CONFIG_SYS_BOOTMAPSZ    (256 << 20) /* Initial Memory map for Linux */
557
558 /*
559  * Core HID Setup
560  */
561 #define CONFIG_SYS_HID0_INIT    0x000000000
562 #define CONFIG_SYS_HID0_FINAL   (HID0_ENABLE_MACHINE_CHECK | \
563                                  HID0_ENABLE_INSTRUCTION_CACHE | \
564                                  HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
565 #define CONFIG_SYS_HID2         HID2_HBE
566
567 /*
568  * MMU Setup
569  */
570
571 /* DDR: cache cacheable */
572 #define CONFIG_SYS_IBAT0L       (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW | \
573                                         BATL_MEMCOHERENCE)
574 #define CONFIG_SYS_IBAT0U       (CONFIG_SYS_SDRAM_BASE | BATU_BL_128M | \
575                                         BATU_VS | BATU_VP)
576 #define CONFIG_SYS_DBAT0L       CONFIG_SYS_IBAT0L
577 #define CONFIG_SYS_DBAT0U       CONFIG_SYS_IBAT0U
578
579 /* IMMRBAR, PCI IO and FPGA: cache-inhibit and guarded */
580 #define CONFIG_SYS_IBAT1L       (CONFIG_SYS_IMMR | BATL_PP_RW | \
581                         BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
582 #define CONFIG_SYS_IBAT1U       (CONFIG_SYS_IMMR | BATU_BL_8M | BATU_VS | \
583                                         BATU_VP)
584 #define CONFIG_SYS_DBAT1L       CONFIG_SYS_IBAT1L
585 #define CONFIG_SYS_DBAT1U       CONFIG_SYS_IBAT1U
586
587 /* FLASH: icache cacheable, but dcache-inhibit and guarded */
588 #define CONFIG_SYS_IBAT2L       (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | \
589                                         BATL_MEMCOHERENCE)
590 #define CONFIG_SYS_IBAT2U       (CONFIG_SYS_FLASH_BASE | BATU_BL_8M | \
591                                         BATU_VS | BATU_VP)
592 #define CONFIG_SYS_DBAT2L       (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | \
593                                         BATL_CACHEINHIBIT | \
594                                         BATL_GUARDEDSTORAGE)
595 #define CONFIG_SYS_DBAT2U       CONFIG_SYS_IBAT2U
596
597 /* Stack in dcache: cacheable, no memory coherence */
598 #define CONFIG_SYS_IBAT3L       (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
599 #define CONFIG_SYS_IBAT3U       (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | \
600                                         BATU_VS | BATU_VP)
601 #define CONFIG_SYS_DBAT3L       CONFIG_SYS_IBAT3L
602 #define CONFIG_SYS_DBAT3U       CONFIG_SYS_IBAT3U
603
604 /*
605  * Environment Configuration
606  */
607
608 #define CONFIG_ENV_OVERWRITE
609
610 #if defined(CONFIG_TSEC_ENET)
611 #define CONFIG_HAS_ETH0
612 #endif
613
614 #define CONFIG_LOADADDR 800000  /* default location for tftp and bootm */
615
616
617 #define CONFIG_HOSTNAME         hrcon
618 #define CONFIG_ROOTPATH         "/opt/nfsroot"
619 #define CONFIG_BOOTFILE         "uImage"
620
621 #define CONFIG_PREBOOT          /* enable preboot variable */
622
623 #define CONFIG_EXTRA_ENV_SETTINGS                                       \
624         "netdev=eth0\0"                                                 \
625         "consoledev=ttyS1\0"                                            \
626         "u-boot=u-boot.bin\0"                                           \
627         "kernel_addr=1000000\0"                                 \
628         "fdt_addr=C00000\0"                                             \
629         "fdtfile=hrcon.dtb\0"                           \
630         "load=tftp ${loadaddr} ${u-boot}\0"                             \
631         "update=protect off " __stringify(CONFIG_SYS_MONITOR_BASE)      \
632                 " +${filesize};era " __stringify(CONFIG_SYS_MONITOR_BASE)\
633                 " +${filesize};cp.b ${fileaddr} "                       \
634                 __stringify(CONFIG_SYS_MONITOR_BASE) " ${filesize}\0"   \
635         "upd=run load update\0"                                         \
636
637 #define CONFIG_NFSBOOTCOMMAND                                           \
638         "setenv bootargs root=/dev/nfs rw "                             \
639         "nfsroot=$serverip:$rootpath "                                  \
640         "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
641         "console=$consoledev,$baudrate $othbootargs;"                   \
642         "tftp ${kernel_addr} $bootfile;"                                \
643         "tftp ${fdt_addr} $fdtfile;"                                    \
644         "bootm ${kernel_addr} - ${fdt_addr}"
645
646 #define CONFIG_MMCBOOTCOMMAND                                           \
647         "setenv bootargs root=/dev/mmcblk0p3 rw rootwait "              \
648         "console=$consoledev,$baudrate $othbootargs;"                   \
649         "ext2load mmc 0:2 ${kernel_addr} $bootfile;"                    \
650         "ext2load mmc 0:2 ${fdt_addr} $fdtfile;"                        \
651         "bootm ${kernel_addr} - ${fdt_addr}"
652
653 #define CONFIG_BOOTCOMMAND              CONFIG_MMCBOOTCOMMAND
654
655 #endif  /* __CONFIG_H */