Convert CONFIG_SYS_BARGSIZE to Kconfig
[platform/kernel/u-boot.git] / include / configs / stmark2.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Sysam stmark2 board configuration
4  *
5  * (C) Copyright 2017  Angelo Dureghello <angelo@sysam.it>
6  */
7
8 #ifndef __STMARK2_CONFIG_H
9 #define __STMARK2_CONFIG_H
10
11 #define CONFIG_HOSTNAME                 "stmark2"
12
13 #define CONFIG_SYS_UART_PORT            0
14
15 #define LDS_BOARD_TEXT                                          \
16         board/sysam/stmark2/sbf_dram_init.o (.text*)
17
18 #define CONFIG_EXTRA_ENV_SETTINGS                               \
19         "kern_size=0x700000\0"                                  \
20         "loadaddr=0x40001000\0"                                 \
21                 "-(rootfs)\0"                                   \
22         "update_uboot=loady ${loadaddr}; "                      \
23                 "sf probe 0:1 50000000; "                       \
24                 "sf erase 0 0x80000; "                          \
25                 "sf write ${loadaddr} 0 ${filesize}\0"          \
26         "update_kernel=loady ${loadaddr}; "                     \
27                 "setenv kern_size ${filesize}; saveenv; "       \
28                 "sf probe 0:1 50000000; "                       \
29                 "sf erase 0x100000 0x700000; "                  \
30                 "sf write ${loadaddr} 0x100000 ${filesize}\0"   \
31         "update_rootfs=loady ${loadaddr}; "                     \
32                 "sf probe 0:1 50000000; "                       \
33                 "sf erase 0x00800000 0x100000; "                \
34                 "sf write ${loadaddr} 0x00800000 ${filesize}\0" \
35         ""
36
37 /* Realtime clock */
38 #define CONFIG_RTC_MCFRRTC
39 #define CONFIG_SYS_MCFRRTC_BASE         0xFC0A8000
40
41 #define CONFIG_SYS_SBFHDR_SIZE          0x7
42
43 /* Input, PCI, Flexbus, and VCO */
44 #define CONFIG_EXTRA_CLOCK
45
46 #define CONFIG_PRAM                     2048    /* 2048 KB */
47
48 #define CONFIG_SYS_MBAR                 0xFC000000
49
50 /*
51  * Definitions for initial stack pointer and data area (in internal SRAM)
52  */
53 #define CONFIG_SYS_INIT_RAM_ADDR        0x80000000
54 /* End of used area in internal SRAM */
55 #define CONFIG_SYS_INIT_RAM_SIZE        0x10000
56 #define CONFIG_SYS_INIT_RAM_CTRL        0x221
57 #define CONFIG_SYS_GBL_DATA_OFFSET      ((CONFIG_SYS_INIT_RAM_SIZE - \
58                                         GENERATED_GBL_DATA_SIZE) - 32)
59 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
60 #define CONFIG_SYS_SBFHDR_DATA_OFFSET   (CONFIG_SYS_INIT_RAM_SIZE - 32)
61
62 /*
63  * Start addresses for the final memory configuration
64  * (Set up by the startup code)
65  * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
66  */
67 #define CONFIG_SYS_SDRAM_BASE           0x40000000
68 #define CONFIG_SYS_SDRAM_SIZE           128     /* SDRAM size in MB */
69
70 #define CONFIG_SYS_DRAM_TEST
71
72 #if defined(CONFIG_CF_SBF)
73 #define CONFIG_SERIAL_BOOT
74 #endif
75
76 #define CONFIG_SYS_BOOTPARAMS_LEN       (64 * 1024)
77 /* Reserve 256 kB for Monitor */
78 #define CONFIG_SYS_MONITOR_LEN          (256 << 10)
79
80 /*
81  * For booting Linux, the board info and command line data
82  * have to be in the first 8 MB of memory, since this is
83  * the maximum mapped by the Linux kernel during initialization ??
84  */
85 /* Initial Memory map for Linux */
86 #define CONFIG_SYS_BOOTMAPSZ            (CONFIG_SYS_SDRAM_BASE + \
87                                         (CONFIG_SYS_SDRAM_SIZE << 20))
88
89 /* Configuration for environment
90  * Environment is embedded in u-boot in the second sector of the flash
91  */
92
93 /* Cache Configuration */
94 #define ICACHE_STATUS                   (CONFIG_SYS_INIT_RAM_ADDR + \
95                                          CONFIG_SYS_INIT_RAM_SIZE - 8)
96 #define DCACHE_STATUS                   (CONFIG_SYS_INIT_RAM_ADDR + \
97                                          CONFIG_SYS_INIT_RAM_SIZE - 4)
98 #define CONFIG_SYS_ICACHE_INV           (CF_CACR_BCINVA + CF_CACR_ICINVA)
99 #define CONFIG_SYS_DCACHE_INV           (CF_CACR_DCINVA)
100 #define CONFIG_SYS_CACHE_ACR2           (CONFIG_SYS_SDRAM_BASE | \
101                                          CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
102                                          CF_ACR_EN | CF_ACR_SM_ALL)
103 #define CONFIG_SYS_CACHE_ICACR          (CF_CACR_BEC | CF_CACR_IEC | \
104                                          CF_CACR_ICINVA | CF_CACR_EUSP)
105 #define CONFIG_SYS_CACHE_DCACR          ((CONFIG_SYS_CACHE_ICACR | \
106                                          CF_CACR_DEC | CF_CACR_DDCM_P | \
107                                          CF_CACR_DCINVA) & ~CF_CACR_ICINVA)
108
109 #define CACR_STATUS                     (CONFIG_SYS_INIT_RAM_ADDR + \
110                                         CONFIG_SYS_INIT_RAM_SIZE - 12)
111
112 #ifdef CONFIG_MCFFEC
113 #define CONFIG_SYS_DISCOVER_PHY
114 /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
115 #ifndef CONFIG_SYS_DISCOVER_PHY
116 #define FECDUPLEX                       FULL
117 #define FECSPEED                        _100BASET
118 #endif /* CONFIG_SYS_DISCOVER_PHY */
119 #endif
120 #endif /* __STMARK2_CONFIG_H */