2 * (C) Copyright 2009 DENX Software Engineering
3 * Author: John Rigby <jrigby@gmail.com>
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License as
7 * published by the Free Software Foundation; either version 2 of
8 * the License, or (at your option) any later version.
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 //only used in fdl2 .in uart download, the debug infors from serial will break the download process.
24 #define CONFIG_FDL2_PRINT 0
25 #define BOOT_NATIVE_LINUX (0)
27 #define CONFIG_SILENT_CONSOLE
28 #define CONFIG_GPIOLIB 1
31 #define U_BOOT_SPRD_VER 1
32 /*#define SPRD_EVM_TAG_ON 1*/
33 #ifdef SPRD_EVM_TAG_ON
34 #define SPRD_EVM_ADDR_START 0x40006000
35 #define SPRD_EVM_TAG(_x) (*(((unsigned long *)SPRD_EVM_ADDR_START)+_x) = *(volatile unsigned long *)0x87003004)
37 #define CONFIG_L2_OFF 1
41 #define CONFIG_YAFFS2 1
43 #define BOOT_PART "boot"
44 //#define BOOT_PART "kernel"
45 #define RECOVERY_PART "recovery"
47 * SPREADTRUM BIGPHONE board - SoC Configuration
52 #define CONFIG_SP8810EA
55 #define CHIP_ENDIAN_LITTLE
56 #define SC8800S_LITTLE_ENDIAN FALSE
57 #define _LITTLE_ENDIAN 1
58 #define EXT_MEM_TYPE_DDR 1
61 #define CONFIG_EMMC_BOOT
64 //#define CONFIG_SP8810_MMC
65 #define CONFIG_UEFI_PARTITION
66 #define CONFIG_EFI_PARTITION
67 //#define SPL_USB_DOWNLOAD
68 #define CONFIG_EXT4_SPARSE_DOWNLOAD
69 //#define CONFIG_EMMC_SPL
71 #ifdef CONFIG_EMMC_BOOT
72 #define EMMC_SECTOR_SIZE 512
73 #define CONFIG_SYS_EMMC_U_BOOT_SECTOR_NUM 0x400
76 #define CONFIG_RAM512M
77 #define BB_DRAM_TYPE_256MB_32BIT
78 #define CONFIG_MTD_NAND_SC8810 1
80 #define CONFIG_SYS_HZ 1000
81 #define CONFIG_SPRD_TIMER_CLK 1000 /*32768*/
83 //#define CONFIG_SYS_HUSH_PARSER
85 #ifdef CONFIG_SYS_HUSH_PARSER
86 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
89 #define FIXNV_SIZE (64 * 1024)
90 #define MODEM_SIZE (0x800000)
91 #define DSP_SIZE (0x3E0400) /* 3968K */
92 #define VMJALUNA_SIZE (0x64000) /* 400K */
93 #define RUNTIMENV_SIZE (256 * 1024)
94 #define CONFIG_SPL_LOAD_LEN (0x6000)
97 /*#define CMDLINE_NEED_CONV */
99 #define WATCHDOG_LOAD_VALUE 0x4000
100 #define CONFIG_SYS_STACK_SIZE 0x400
102 //#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* 256 kB for U-Boot */
104 /* NAND BOOT is the only boot method */
105 #define CONFIG_NAND_U_BOOT
106 #define DYNAMIC_CRC_TABLE
107 /* Start copying real U-boot from the second page */
108 #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000
109 #define CONFIG_SYS_NAND_U_BOOT_SIZE 0x78000
110 #define RAM_TYPPE_IS_SDRAM 0
112 /* Load U-Boot to this address */
113 #define CONFIG_SYS_NAND_U_BOOT_DST 0x0f800000
115 #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
116 #define CONFIG_SYS_SDRAM_BASE 0x00000000
117 #define CONFIG_SYS_SDRAM_END (CONFIG_SYS_SDRAM_BASE + 256*1024*1024)
119 #ifdef CONFIG_NAND_SPL
120 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_END - 0x40000)
123 #define CONFIG_MMU_TABLE_ADDR (0x40000000)
124 #define CONFIG_SYS_INIT_SP_ADDR \
125 (CONFIG_SYS_SDRAM_END - 0x10000 - GENERATED_GBL_DATA_SIZE)
127 #define CONFIG_SKIP_LOWLEVEL_INIT
130 #define CONFIG_HW_WATCHDOG
132 #define CONFIG_DISPLAY_CPUINFO
134 #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
135 #define CONFIG_SETUP_MEMORY_TAGS 1
136 #define CONFIG_INITRD_TAG 1
142 #define CONFIG_SYS_MALLOC_LEN (2 << 20) /* 1 MiB */
144 * Board has 2 32MB banks of DRAM but there is a bug when using
145 * both so only the first is configured
147 #define CONFIG_NR_DRAM_BANKS 1
149 #define PHYS_SDRAM_1 0x00000000
150 #define PHYS_SDRAM_1_SIZE 0x10000000
151 #if (CONFIG_NR_DRAM_BANKS == 2)
152 #define PHYS_SDRAM_2 0x90000000
153 #define PHYS_SDRAM_2_SIZE 0x02000000
156 #define CONFIG_SYS_MEMTEST_START PHYS_SDRAM_1
157 #define CONFIG_SYS_MEMTEST_END (PHYS_SDRAM_1+0x0800000)
158 #define CONFIG_STACKSIZE (256 * 1024) /* regular stack */
163 #define CONFIG_SPRD_UART 1
164 #define CONFIG_SYS_SC8800X_UART1 1
165 #define CONFIG_CONS_INDEX 1 /* use UART0 for console */
166 #define CONFIG_BAUDRATE 115200 /* Default baud rate */
167 #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
170 * Flash & Environment
172 /* No NOR flash present */
173 #define CONFIG_SYS_MONITOR_LEN ((CONFIG_SYS_NAND_U_BOOT_OFFS)+(CONFIG_SYS_NAND_U_BOOT_SIZE))
174 #define CONFIG_SYS_NO_FLASH 1
175 #define CONFIG_ENV_IS_NOWHERE
176 #define CONFIG_ENV_SIZE (128 * 1024)
178 #define CONFIG_ENV_IS_IN_NAND
179 #define CONFIG_ENV_OFFSET CONFIG_SYS_MONITOR_LEN
180 #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE)
184 #define CONFIG_NAND_SC8810
185 #define CONFIG_SPRD_NAND_REGS_BASE (0x60000000)
186 #define CONFIG_SYS_MAX_NAND_DEVICE 1
187 #define CONFIG_SYS_NAND_BASE (0x60000000)
188 //#define CONFIG_JFFS2_NAND
189 //#define CONFIG_SPRD_NAND_HWECC
190 #define CONFIG_SYS_NAND_HW_ECC
191 #define CONFIG_SYS_NAND_LARGEPAGE
192 //#define CONFIG_SYS_NAND_5_ADDR_CYCLE
194 #define CONFIG_SYS_64BIT_VSPRINTF
196 #define CONFIG_CMD_MTDPARTS
197 #define CONFIG_MTD_PARTITIONS
198 #define CONFIG_MTD_DEVICE
199 #define CONFIG_CMD_UBI
200 #define CONFIG_RBTREE
202 /* U-Boot general configuration */
203 #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
204 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
205 /* Print buffer sz */
206 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
207 sizeof(CONFIG_SYS_PROMPT) + 16)
208 #define CONFIG_SYS_MAXARGS 32 /* max number of command args */
209 /* Boot Argument Buffer Size */
210 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
211 #define CONFIG_CMDLINE_EDITING
212 #define CONFIG_SYS_LONGHELP
214 /* support OS choose */
215 #undef CONFIG_BOOTM_NETBSD
216 #undef CONFIG_BOOTM_RTEMS
218 /* U-Boot commands */
219 #include <config_cmd_default.h>
220 #define CONFIG_CMD_NAND
221 #undef CONFIG_CMD_FPGA
222 #undef CONFIG_CMD_LOADS
223 #undef CONFIG_CMD_NET
224 #undef CONFIG_CMD_NFS
225 #undef CONFIG_CMD_SETGETDCR
227 #define CONFIG_ENV_OVERWRITE
229 #ifdef SPRD_EVM_TAG_ON
230 #define CONFIG_BOOTDELAY 0
232 #define CONFIG_BOOTDELAY 0
233 #define CONFIG_ZERO_BOOTDELAY_CHECK
236 #define CONFIG_LOADADDR (CONFIG_SYS_TEXT_BASE - CONFIG_SYS_MALLOC_LEN - 4*1024*1024) /* loadaddr env var */
237 #define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
239 #define xstr(s) str(s)
242 #define MTDIDS_DEFAULT "nand0=sprd-nand"
243 #ifdef CONFIG_G2PHONE
244 #define MTDPARTS_DEFAULT "mtdparts=sprd-nand:384k@256k(boot),256k(params),6m(kernel),6m(ramdisk),6m(recovery),70m(system),30m(userdata),7m(cache)"
245 #define CONFIG_BOOTARGS "mem=64M console=ttyS1,115200n8 init=/init "MTDPARTS_DEFAULT
246 #elif defined CONFIG_SP8810
247 /*#define MTDPARTS_DEFAULT "mtdparts=sprd-nand:256k(spl),384k(2ndbl),128k(params),512k(vmjaluna),6016k(modem),7680k(kernel),5120k(dsp),1280k(fixnv),2560k(runtimenv),6400k(recovery),100m(system),198m(userdata),1m(boot_logo),1m(fastboot_logo),2m(cache),256k(misc)"*/
248 //#define MTDPARTS_DEFAULT "mtdparts=sprd-nand:256k(spl),512k(2ndbl),128k(params),512k(vmjaluna),10m(modem),10m(boot),5120k(dsp),1280k(fixnv),3840k(backupfixnv),3840k(runtimenv),10m(recovery),150m(system),300m(userdata),1m(boot_logo),1m(fastboot_logo),2m(cache),256k(misc)"
249 //#define MTDPARTS_DEFAULT "mtdparts=sprd-nand:256k(spl),512k(2ndbl),128k(params),512k(vmjaluna),10m(modem),10m(boot)"
250 #define MTDPARTS_DEFAULT "mtdparts=sprd-nand:256k(spl),512k(2ndbl),256k(params),512k(vmjaluna),10m(modem),3840k(fixnv),3840k(backupfixnv),5120k(dsp),3840k(runtimenv),10m(boot),10m(recovery),200m(system),230m(userdata),20m(cache),256k(misc),1m(boot_logo),1m(fastboot_logo),3840k(productinfo),512k(kpanic)"
251 #define CONFIG_BOOTARGS "mem=240M console=ttyS1,115200n8 init=/init " MTDPARTS_DEFAULT
254 #define CONFIG_LOOP_PER_JIFFY 3350528
255 #define COPY_LINUX_KERNEL_SIZE (0x600000)
256 #define LINUX_INITRD_NAME "modem"
258 #define CONFIG_BOOTCOMMAND "cboot normal"
259 #define CONFIG_EXTRA_ENV_SETTINGS ""
261 #ifdef CONFIG_CMD_NET
262 #define CONFIG_IPADDR 192.168.10.2
263 #define CONFIG_SERVERIP 192.168.10.5
264 #define CONFIG_NETMASK 255.255.255.0
265 #define CONFIG_USBNET_DEVADDR 26:03:ee:00:87:9f
266 #define CONFIG_USBNET_HOSTADDR 9a:04:c7:d6:30:d0
269 #define CONFIG_NET_MULTI
270 #define CONFIG_CMD_DNS
271 #define CONFIG_CMD_NFS
272 #define CONFIG_CMD_RARP
273 #define CONFIG_CMD_PING
274 /*#define CONFIG_CMD_SNTP */
277 #define CONFIG_USB_GADGET_SC8800G
278 #define CONFIG_USB_DWC
279 #define CONFIG_USB_GADGET_DUALSPEED
280 //#define CONFIG_USB_ETHER
281 #define CONFIG_CMD_FASTBOOT
282 #define SCRATCH_ADDR (CONFIG_SYS_SDRAM_BASE + 0x100000)
283 #define FB_DOWNLOAD_BUF_SIZE (250*1024*1024)
285 #define CONFIG_MODEM_CALIBERATE
287 #define CONFIG_UPDATE_TFTP
289 #define CONFIG_OF_LIBFDT
290 #define CONFIG_SYS_MAX_FLASH_BANKS 1
291 #define CONFIG_SYS_MAX_FLASH_SECT 128
295 #define CONFIG_SPLASH_SCREEN
296 #define LCD_BPP LCD_COLOR16
297 //#define CONFIG_LCD_HVGA 1
298 #define CONFIG_LCD_WVGA 1
299 //#define CONFIG_LCD_INFO
300 //#define LCD_TEST_PATTERN
301 //#define CONFIG_LCD_LOGO
302 #define CONFIG_SYS_WHITE_ON_BLACK
303 #define CONFIG_LCD_HX8369
304 #ifdef LCD_TEST_PATTERN
305 #define CONSOLE_COLOR_RED 0xf800
306 #define CONSOLE_COLOR_GREEN 0x07e0
307 #define CONSOLE_COLOR_YELLOW 0x07e0
308 #define CONSOLE_COLOR_BLUE 0x001f
309 #define CONSOLE_COLOR_MAGENTA 0x001f
310 #define CONSOLE_COLOR_CYAN 0x001f
313 #define CONFIG_FB_LCDC_CS1
320 #define CONFIG_CMD_MMC
321 #ifdef CONFIG_CMD_MMC
322 #define CONFIG_CMD_FAT 1
323 #define CONFIG_FAT_WRITE 1
324 #define CONFIG_GENERIC_MMC 1
325 #define CONFIG_SDHCI 1
326 #define CONFIG_SYS_MMC_MAX_BLK_COUNT 0x1000
327 #define CONFIG_MMC_SDMA 1
328 #define CONFIG_MV_SDHCI 1
329 #define CONFIG_DOS_PARTITION 1
330 #define CONFIG_SYS_MMC_NUM 2
331 #define CONFIG_SYS_MMC_BASE {0x20500000,0x20510000}
334 #define CALIBRATE_ENUM_MS 15000
335 #define CALIBRATE_IO_MS 10000
337 #define LOW_BAT_VOL 3500 /*phone battery voltage low than this value will not boot up*/
338 #define LOW_BAT_VOL_CHG 3300 //3.3V charger connect
340 #define PWR_KEY_DETECT_CNT 12 /*this should match the count of boot_pwr_check() function */
341 #define ALARM_LEAD_SET_MS 0 /* time set for alarm boot in advancd */
342 #define USB_PHY_TUNE_VALUE 0x44073e33
344 #endif /* __CONFIG_H */