1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright (C) 2017-2019 A. Karas, SomLabs
4 * Copyright (C) 2015-2016 Freescale Semiconductor, Inc.
6 * Configuration settings for the SoMlabs VisionSOM 6ULL board.
8 #ifndef __SOMLABS_VISIONSOM_6ULL_H
9 #define __SOMLABS_VISIONSOM_6ULL_H
11 #include <asm/arch/imx-regs.h>
12 #include <linux/sizes.h>
13 #include "mx6_common.h"
14 #include <asm/mach-imx/gpio.h>
19 #define CONFIG_MXC_UART_BASE UART1_BASE
22 #ifdef CONFIG_FSL_USDHC
23 #define CONFIG_SYS_FSL_ESDHC_ADDR USDHC2_BASE_ADDR
25 #define CONFIG_SYS_FSL_USDHC_NUM 1
26 #endif /* CONFIG_FSL_USDHC */
28 #define CONFIG_EXTRA_ENV_SETTINGS \
29 "bootm_size=0x10000000\0" \
31 "initrd_addr=0x86800000\0" \
32 "fdt_addr=0x83000000\0" \
35 "splashimage=0x80000000\0" \
36 "splashfile=/boot/splash.bmp\0" \
39 "mmcroot=/dev/mmcblk1p1 rootwait rw\0" \
40 "setrootmmc=setenv rootspec root=${mmcroot}\0" \
41 "setbootscriptmmc=setenv loadbootscript " \
42 "load mmc ${mmcdev}:${mmcpart} " \
43 "${loadaddr} /boot/${script};\0" \
44 "setloadmmc=setenv loadimage load mmc ${mmcdev}:${mmcpart} " \
45 "${loadaddr} /boot/${image}; " \
46 "setenv loadfdt load mmc ${mmcdev}:${mmcpart} " \
47 "${fdt_addr} /boot/${fdt_file};\0" \
48 "setbootargs=setenv bootargs console=${console},${baudrate} " \
50 "execbootscript=echo Running bootscript...; source\0" \
51 "setfdtfile=setenv fdt_file somlabs-visionsom-6ull.dtb\0" \
52 "checkbootdev=run setbootscriptmmc; " \
56 #define CONFIG_BOOTCOMMAND \
58 "run checkbootdev; " \
60 "if run loadbootscript; then " \
63 "if run loadimage; then " \
65 "bootz ${loadaddr} - ${fdt_addr}; " \
69 /* Miscellaneous configurable options */
71 #define CONFIG_SYS_HZ 1000
73 /* Physical Memory Map */
74 #define PHYS_SDRAM MMDC0_ARB_BASE_ADDR
76 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM
77 #define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
78 #define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
80 #define CONFIG_SYS_INIT_SP_OFFSET \
81 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
82 #define CONFIG_SYS_INIT_SP_ADDR \
83 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
85 /* environment organization */
89 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
90 #define CONFIG_MXC_USB_PORTSC (PORT_PTS_UTMI | PORT_PTS_PTW)
91 #define CONFIG_MXC_USB_FLAGS 0
92 #define CONFIG_USB_MAX_CONTROLLER_COUNT 2
96 #define CONFIG_FEC_MXC
97 #define IMX_FEC_BASE ENET_BASE_ADDR
98 #define CONFIG_FEC_MXC_PHYADDR 0x1
99 #define CONFIG_FEC_XCV_TYPE RMII
100 #define CONFIG_ETHPRIME "eth0"