fsl_ddr: Move DDR config options to driver Kconfig
[platform/kernel/u-boot.git] / include / configs / socrates.h
1 /*
2  * (C) Copyright 2008
3  * Sergei Poselenov, Emcraft Systems, sposelenov@emcraft.com.
4  *
5  * Wolfgang Denk <wd@denx.de>
6  * Copyright 2004 Freescale Semiconductor.
7  * (C) Copyright 2002,2003 Motorola,Inc.
8  * Xianghua Xiao <X.Xiao@motorola.com>
9  *
10  * SPDX-License-Identifier:     GPL-2.0+
11  */
12
13 /*
14  * Socrates
15  */
16
17 #ifndef __CONFIG_H
18 #define __CONFIG_H
19
20 /* High Level Configuration Options */
21 #define CONFIG_SOCRATES         1
22
23 #define CONFIG_SYS_TEXT_BASE    0xfff80000
24
25 #define CONFIG_PCI_INDIRECT_BRIDGE
26
27 #define CONFIG_TSEC_ENET                /* tsec ethernet support        */
28
29 #define CONFIG_MISC_INIT_R      1       /* Call misc_init_r             */
30 #define CONFIG_BOARD_EARLY_INIT_R 1     /* Call board_early_init_r      */
31
32 /*
33  * Only possible on E500 Version 2 or newer cores.
34  */
35 #define CONFIG_ENABLE_36BIT_PHYS        1
36
37 /*
38  * sysclk for MPC85xx
39  *
40  * Two valid values are:
41  *    33000000
42  *    66000000
43  *
44  * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
45  * is likely the desired value here, so that is now the default.
46  * The board, however, can run at 66MHz.  In any event, this value
47  * must match the settings of some switches.  Details can be found
48  * in the README.mpc85xxads.
49  */
50
51 #ifndef CONFIG_SYS_CLK_FREQ
52 #define CONFIG_SYS_CLK_FREQ     66666666
53 #endif
54
55 /*
56  * These can be toggled for performance analysis, otherwise use default.
57  */
58 #define CONFIG_L2_CACHE                 /* toggle L2 cache              */
59 #define CONFIG_BTB                      /* toggle branch predition      */
60
61 #define CONFIG_SYS_INIT_DBCR DBCR_IDM           /* Enable Debug Exceptions      */
62
63 #undef  CONFIG_SYS_DRAM_TEST                    /* memory test, takes time      */
64 #define CONFIG_SYS_MEMTEST_START        0x00400000
65 #define CONFIG_SYS_MEMTEST_END          0x00C00000
66
67 #define CONFIG_SYS_CCSRBAR              0xE0000000
68 #define CONFIG_SYS_CCSRBAR_PHYS_LOW     CONFIG_SYS_CCSRBAR
69
70 /* DDR Setup */
71 #undef CONFIG_FSL_DDR_INTERACTIVE
72 #define CONFIG_SPD_EEPROM               /* Use SPD EEPROM for DDR setup */
73 #define CONFIG_DDR_SPD
74
75 #undef CONFIG_ECC_INIT_VIA_DDRCONTROLLER        /* DDR controller or DMA? */
76 #define CONFIG_MEM_INIT_VALUE   0xDeadBeef
77
78 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
79 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
80 #define CONFIG_VERY_BIG_RAM
81
82 #define CONFIG_NUM_DDR_CONTROLLERS      1
83 #define CONFIG_DIMM_SLOTS_PER_CTLR      1
84 #define CONFIG_CHIP_SELECTS_PER_CTRL    2
85
86 /* I2C addresses of SPD EEPROMs */
87 #define SPD_EEPROM_ADDRESS      0x50    /* CTLR 0 DIMM 0 */
88
89 #define CONFIG_DDR_DEFAULT_CL   30              /* CAS latency 3        */
90
91 /* Hardcoded values, to use instead of SPD */
92 #define CONFIG_SYS_DDR_CS0_BNDS         0x0000000f
93 #define CONFIG_SYS_DDR_CS0_CONFIG               0x80010102
94 #define CONFIG_SYS_DDR_TIMING_0         0x00260802
95 #define CONFIG_SYS_DDR_TIMING_1         0x3935D322
96 #define CONFIG_SYS_DDR_TIMING_2         0x14904CC8
97 #define CONFIG_SYS_DDR_MODE                     0x00480432
98 #define CONFIG_SYS_DDR_INTERVAL         0x030C0100
99 #define CONFIG_SYS_DDR_CONFIG_2         0x04400000
100 #define CONFIG_SYS_DDR_CONFIG                   0xC3008000
101 #define CONFIG_SYS_DDR_CLK_CONTROL              0x03800000
102 #define CONFIG_SYS_SDRAM_SIZE                   256 /* in Megs */
103
104 /*
105  * Flash on the LocalBus
106  */
107 #define CONFIG_SYS_LBC_CACHE_BASE       0xf0000000      /* Localbus cacheable    */
108
109 #define CONFIG_SYS_FLASH0               0xFE000000
110 #define CONFIG_SYS_FLASH1               0xFC000000
111 #define CONFIG_SYS_FLASH_BANKS_LIST     { CONFIG_SYS_FLASH1, CONFIG_SYS_FLASH0 }
112
113 #define CONFIG_SYS_LBC_FLASH_BASE       CONFIG_SYS_FLASH1       /* Localbus flash start */
114 #define CONFIG_SYS_FLASH_BASE           CONFIG_SYS_LBC_FLASH_BASE /* start of FLASH     */
115
116 #define CONFIG_SYS_BR0_PRELIM           0xfe001001      /* port size 16bit      */
117 #define CONFIG_SYS_OR0_PRELIM           0xfe000030      /* 32MB Flash           */
118 #define CONFIG_SYS_BR1_PRELIM           0xfc001001      /* port size 16bit      */
119 #define CONFIG_SYS_OR1_PRELIM           0xfe000030      /* 32MB Flash           */
120
121 #define CONFIG_SYS_FLASH_CFI                            /* flash is CFI compat. */
122 #define CONFIG_FLASH_CFI_DRIVER                 /* Use common CFI driver*/
123
124 #define CONFIG_SYS_MAX_FLASH_BANKS      2               /* number of banks      */
125 #define CONFIG_SYS_MAX_FLASH_SECT       256             /* sectors per device   */
126 #undef  CONFIG_SYS_FLASH_CHECKSUM
127 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms)     */
128 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms)     */
129
130 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor     */
131
132 #define CONFIG_SYS_LBC_LCRR             0x00030004    /* LB clock ratio reg     */
133 #define CONFIG_SYS_LBC_LBCR             0x00000000    /* LB config reg          */
134 #define CONFIG_SYS_LBC_LSRT             0x20000000    /* LB sdram refresh timer */
135 #define CONFIG_SYS_LBC_MRTPR            0x20000000    /* LB refresh timer presc.*/
136
137 #define CONFIG_SYS_INIT_RAM_LOCK        1
138 #define CONFIG_SYS_INIT_RAM_ADDR        0xe4010000      /* Initial RAM address  */
139 #define CONFIG_SYS_INIT_RAM_SIZE        0x4000          /* Size used area in RAM*/
140
141 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
142 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
143
144 #define CONFIG_SYS_MONITOR_LEN          (384 * 1024)    /* Reserve 384KiB for Mon */
145 #define CONFIG_SYS_MALLOC_LEN           (4 << 20)       /* Reserve 4 MB for malloc */
146
147 /* FPGA and NAND */
148 #define CONFIG_SYS_FPGA_BASE            0xc0000000
149 #define CONFIG_SYS_FPGA_SIZE            0x00100000      /* 1 MB         */
150 #define CONFIG_SYS_HMI_BASE             0xc0010000
151 #define CONFIG_SYS_BR3_PRELIM           0xc0001881      /* UPMA, 32-bit */
152 #define CONFIG_SYS_OR3_PRELIM           0xfff00000      /* 1 MB         */
153
154 #define CONFIG_SYS_NAND_BASE            (CONFIG_SYS_FPGA_BASE + 0x70)
155 #define CONFIG_SYS_MAX_NAND_DEVICE      1
156 #define CONFIG_CMD_NAND
157
158 /* LIME GDC */
159 #define CONFIG_SYS_LIME_BASE            0xc8000000
160 #define CONFIG_SYS_LIME_SIZE            0x04000000      /* 64 MB        */
161 #define CONFIG_SYS_BR2_PRELIM           0xc80018a1      /* UPMB, 32-bit */
162 #define CONFIG_SYS_OR2_PRELIM           0xfc000000      /* 64 MB        */
163
164 #define CONFIG_VIDEO_MB862xx
165 #define CONFIG_VIDEO_MB862xx_ACCEL
166 #define CONFIG_VIDEO_LOGO
167 #define CONFIG_VIDEO_BMP_LOGO
168 #define VIDEO_FB_16BPP_PIXEL_SWAP
169 #define VIDEO_FB_16BPP_WORD_SWAP
170 #define CONFIG_SPLASH_SCREEN
171 #define CONFIG_VIDEO_BMP_GZIP
172 #define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE  (2 << 20)       /* decompressed img */
173
174 /* SDRAM Clock frequency, 100MHz (0x0000) or 133MHz (0x10000) */
175 #define CONFIG_SYS_MB862xx_CCF          0x10000
176 /* SDRAM parameter */
177 #define CONFIG_SYS_MB862xx_MMR          0x4157BA63
178
179 /* Serial Port */
180
181 #define CONFIG_CONS_INDEX     1
182 #define CONFIG_SYS_NS16550_SERIAL
183 #define CONFIG_SYS_NS16550_REG_SIZE     1
184 #define CONFIG_SYS_NS16550_CLK          get_bus_freq(0)
185
186 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
187 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
188
189 #define CONFIG_BAUDRATE         115200
190
191 #define CONFIG_SYS_BAUDRATE_TABLE  \
192         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
193
194 #define CONFIG_CMDLINE_EDITING  1       /* add command line history     */
195 #define CONFIG_AUTO_COMPLETE    1       /* add autocompletion support */
196
197 /*
198  * I2C
199  */
200 #define CONFIG_SYS_I2C
201 #define CONFIG_SYS_I2C_FSL
202 #define CONFIG_SYS_FSL_I2C_SPEED        102124
203 #define CONFIG_SYS_FSL_I2C_SLAVE        0x7F
204 #define CONFIG_SYS_FSL_I2C_OFFSET       0x3000
205 #define CONFIG_SYS_FSL_I2C2_SPEED       102124
206 #define CONFIG_SYS_FSL_I2C2_SLAVE       0x7F
207 #define CONFIG_SYS_FSL_I2C2_OFFSET      0x3100
208
209 /* I2C RTC */
210 #define CONFIG_RTC_RX8025               /* Use Epson rx8025 rtc via i2c */
211 #define CONFIG_SYS_I2C_RTC_ADDR 0x32    /* at address 0x32              */
212
213 /* I2C W83782G HW-Monitoring IC */
214 #define CONFIG_SYS_I2C_W83782G_ADDR     0x28    /* W83782G address              */
215
216 /* I2C temp sensor */
217 /* Socrates uses Maxim's        DS75, which is compatible with LM75 */
218 #define CONFIG_DTT_LM75         1
219 #define CONFIG_DTT_SENSORS      {4}             /* Sensor addresses     */
220 #define CONFIG_SYS_DTT_MAX_TEMP 125
221 #define CONFIG_SYS_DTT_LOW_TEMP -55
222 #define CONFIG_SYS_DTT_HYSTERESIS       3
223 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS       4
224
225 /*
226  * General PCI
227  * Memory space is mapped 1-1.
228  */
229 #define CONFIG_SYS_PCI_PHYS             0x80000000      /* 1G PCI TLB */
230
231 /* PCI is clocked by the external source at 33 MHz */
232 #define CONFIG_PCI_CLK_FREQ     33000000
233 #define CONFIG_SYS_PCI1_MEM_BASE        0x80000000
234 #define CONFIG_SYS_PCI1_MEM_PHYS        CONFIG_SYS_PCI1_MEM_BASE
235 #define CONFIG_SYS_PCI1_MEM_SIZE        0x20000000      /* 512M                 */
236 #define CONFIG_SYS_PCI1_IO_BASE 0xE2000000
237 #define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE
238 #define CONFIG_SYS_PCI1_IO_SIZE 0x01000000      /* 16M                  */
239
240 #if defined(CONFIG_PCI)
241 #undef CONFIG_PCI_SCAN_SHOW             /* show pci devices on startup  */
242 #endif  /* CONFIG_PCI */
243
244 #define CONFIG_MII              1       /* MII PHY management */
245 #define CONFIG_TSEC1    1
246 #define CONFIG_TSEC1_NAME       "TSEC0"
247 #define CONFIG_TSEC3    1
248 #define CONFIG_TSEC3_NAME       "TSEC1"
249 #undef CONFIG_MPC85XX_FEC
250
251 #define TSEC1_PHY_ADDR          0
252 #define TSEC3_PHY_ADDR          1
253
254 #define TSEC1_PHYIDX            0
255 #define TSEC3_PHYIDX            0
256 #define TSEC1_FLAGS             TSEC_GIGABIT
257 #define TSEC3_FLAGS             TSEC_GIGABIT
258
259 /* Options are: TSEC[0,1] */
260 #define CONFIG_ETHPRIME         "TSEC0"
261 #define CONFIG_PHY_GIGE         1       /* Include GbE speed/duplex detection */
262
263 #define CONFIG_HAS_ETH0
264 #define CONFIG_HAS_ETH1
265
266 /*
267  * Environment
268  */
269 #define CONFIG_ENV_IS_IN_FLASH  1
270 #define CONFIG_ENV_SECT_SIZE    0x20000 /* 128K(one sector) for env     */
271 #define CONFIG_ENV_ADDR         (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
272 #define CONFIG_ENV_SIZE         0x4000
273 #define CONFIG_ENV_ADDR_REDUND  (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
274 #define CONFIG_ENV_SIZE_REDUND  (CONFIG_ENV_SIZE)
275
276 #define CONFIG_LOADS_ECHO       1       /* echo on for serial download  */
277 #define CONFIG_SYS_LOADS_BAUD_CHANGE    1       /* allow baudrate change        */
278
279 #define CONFIG_TIMESTAMP                /* Print image info with ts     */
280
281 /*
282  * BOOTP options
283  */
284 #define CONFIG_BOOTP_BOOTFILESIZE
285 #define CONFIG_BOOTP_BOOTPATH
286 #define CONFIG_BOOTP_GATEWAY
287 #define CONFIG_BOOTP_HOSTNAME
288
289 /*
290  * Command line configuration.
291  */
292 #define CONFIG_CMD_BMP
293 #define CONFIG_CMD_DATE
294 #define CONFIG_CMD_DTT
295 #undef CONFIG_CMD_EEPROM
296 #define CONFIG_CMD_SDRAM
297 #define CONFIG_CMD_REGINFO
298
299 #if defined(CONFIG_PCI)
300     #define CONFIG_CMD_PCI
301 #endif
302
303 #undef CONFIG_WATCHDOG                  /* watchdog disabled            */
304
305 /*
306  * Miscellaneous configurable options
307  */
308 #define CONFIG_SYS_LONGHELP                     /* undef to save memory         */
309 #define CONFIG_SYS_LOAD_ADDR    0x2000000       /* default load address         */
310
311 #if defined(CONFIG_CMD_KGDB)
312     #define CONFIG_SYS_CBSIZE   1024            /* Console I/O Buffer Size      */
313 #else
314     #define CONFIG_SYS_CBSIZE   256             /* Console I/O Buffer Size      */
315 #endif
316
317 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buf Size    */
318 #define CONFIG_SYS_MAXARGS      16              /* max number of command args   */
319 #define CONFIG_SYS_BARGSIZE     CONFIG_SYS_CBSIZE       /* Boot Argument Buffer Size    */
320
321 /*
322  * For booting Linux, the board info and command line data
323  * have to be in the first 8 MB of memory, since this is
324  * the maximum mapped by the Linux kernel during initialization.
325  */
326 #define CONFIG_SYS_BOOTMAPSZ    (8 << 20)       /* Initial Memory map for Linux */
327
328 #if defined(CONFIG_CMD_KGDB)
329 #define CONFIG_KGDB_BAUDRATE    230400  /* speed to run kgdb serial port*/
330 #endif
331
332 #define CONFIG_LOADADDR  200000         /* default addr for tftp & bootm*/
333
334
335 #define CONFIG_PREBOOT  "echo;" \
336         "echo Welcome on the ABB Socrates Board;" \
337         "echo"
338
339 #undef  CONFIG_BOOTARGS         /* the boot command will set bootargs   */
340
341 #define CONFIG_EXTRA_ENV_SETTINGS                                       \
342         "netdev=eth0\0"                                                 \
343         "consdev=ttyS0\0"                                               \
344         "uboot_file=/home/tftp/syscon3/u-boot.bin\0"                    \
345         "bootfile=/home/tftp/syscon3/uImage\0"                          \
346         "fdt_file=/home/tftp/syscon3/socrates.dtb\0"                    \
347         "initrd_file=/home/tftp/syscon3/uinitrd.gz\0"                   \
348         "uboot_addr=FFFA0000\0"                                         \
349         "kernel_addr=FE000000\0"                                        \
350         "fdt_addr=FE1E0000\0"                                           \
351         "ramdisk_addr=FE200000\0"                                       \
352         "fdt_addr_r=B00000\0"                                           \
353         "kernel_addr_r=200000\0"                                        \
354         "ramdisk_addr_r=400000\0"                                       \
355         "rootpath=/opt/eldk/ppc_85xxDP\0"                               \
356         "ramargs=setenv bootargs root=/dev/ram rw\0"                    \
357         "nfsargs=setenv bootargs root=/dev/nfs rw "                     \
358                 "nfsroot=$serverip:$rootpath\0"                         \
359         "addcons=setenv bootargs $bootargs "                            \
360                 "console=$consdev,$baudrate\0"                          \
361         "addip=setenv bootargs $bootargs "                              \
362                 "ip=$ipaddr:$serverip:$gatewayip:$netmask"              \
363                 ":$hostname:$netdev:off panic=1\0"                      \
364         "boot_nor=run ramargs addcons;"                                 \
365                 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0"    \
366         "net_nfs=tftp ${kernel_addr_r} ${bootfile}; "                   \
367                 "tftp ${fdt_addr_r} ${fdt_file}; "                      \
368                 "run nfsargs addip addcons;"                            \
369                 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0"              \
370         "update_uboot=tftp 100000 ${uboot_file};"                       \
371                 "protect off fffa0000 ffffffff;"                        \
372                 "era fffa0000 ffffffff;"                                \
373                 "cp.b 100000 fffa0000 ${filesize};"                     \
374                 "setenv filesize;saveenv\0"                             \
375         "update_kernel=tftp 100000 ${bootfile};"                        \
376                 "era fe000000 fe1dffff;"                                \
377                 "cp.b 100000 fe000000 ${filesize};"                     \
378                 "setenv filesize;saveenv\0"                             \
379         "update_fdt=tftp 100000 ${fdt_file};"                           \
380                 "era fe1e0000 fe1fffff;"                                \
381                 "cp.b 100000 fe1e0000 ${filesize};"                     \
382                 "setenv filesize;saveenv\0"                             \
383         "update_initrd=tftp 100000 ${initrd_file};"                     \
384                 "era fe200000 fe9fffff;"                                \
385                 "cp.b 100000 fe200000 ${filesize};"                     \
386                 "setenv filesize;saveenv\0"                             \
387         "clean_data=era fea00000 fff5ffff\0"                            \
388         "usbargs=setenv bootargs root=/dev/sda1 rw\0"                   \
389         "load_usb=usb start;"                                           \
390                 "ext2load usb 0:1 ${kernel_addr_r} /boot/uImage\0"      \
391         "boot_usb=run load_usb usbargs addcons;"                        \
392                 "bootm ${kernel_addr_r} - ${fdt_addr};"                 \
393                 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0"    \
394         ""
395 #define CONFIG_BOOTCOMMAND      "run boot_nor"
396
397 /* pass open firmware flat tree */
398
399 /* USB support */
400 #define CONFIG_USB_OHCI_NEW             1
401 #define CONFIG_PCI_OHCI                 1
402 #define CONFIG_PCI_OHCI_DEVNO           3 /* Number in PCI list */
403 #define CONFIG_PCI_EHCI_DEVNO           (CONFIG_PCI_OHCI_DEVNO / 2)
404 #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS      15
405 #define CONFIG_SYS_USB_OHCI_SLOT_NAME           "ohci_pci"
406 #define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
407 #define CONFIG_DOS_PARTITION            1
408
409 #endif  /* __CONFIG_H */