Merge tag 'xilinx-for-v2022.04-rc3' of https://gitlab.denx.de/u-boot/custodians/u...
[platform/kernel/u-boot.git] / include / configs / socrates.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * (C) Copyright 2008
4  * Sergei Poselenov, Emcraft Systems, sposelenov@emcraft.com.
5  *
6  * Wolfgang Denk <wd@denx.de>
7  * Copyright 2004 Freescale Semiconductor.
8  * (C) Copyright 2002,2003 Motorola,Inc.
9  * Xianghua Xiao <X.Xiao@motorola.com>
10  */
11
12 /*
13  * Socrates
14  */
15
16 #ifndef __CONFIG_H
17 #define __CONFIG_H
18
19 /* High Level Configuration Options */
20 #define CONFIG_SOCRATES         1
21
22 /*
23  * Only possible on E500 Version 2 or newer cores.
24  */
25 #define CONFIG_ENABLE_36BIT_PHYS        1
26
27 /*
28  * sysclk for MPC85xx
29  *
30  * Two valid values are:
31  *    33000000
32  *    66000000
33  *
34  * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
35  * is likely the desired value here, so that is now the default.
36  * The board, however, can run at 66MHz.  In any event, this value
37  * must match the settings of some switches.  Details can be found
38  * in the README.mpc85xxads.
39  */
40
41 /*
42  * These can be toggled for performance analysis, otherwise use default.
43  */
44 #define CONFIG_L2_CACHE                 /* toggle L2 cache              */
45 #define CONFIG_BTB                      /* toggle branch predition      */
46
47 #define CONFIG_SYS_INIT_DBCR DBCR_IDM           /* Enable Debug Exceptions      */
48
49 #undef  CONFIG_SYS_DRAM_TEST                    /* memory test, takes time      */
50
51 #define CONFIG_SYS_CCSRBAR              0xE0000000
52 #define CONFIG_SYS_CCSRBAR_PHYS_LOW     CONFIG_SYS_CCSRBAR
53
54 /* DDR Setup */
55 #define CONFIG_SPD_EEPROM               /* Use SPD EEPROM for DDR setup */
56
57 #define CONFIG_MEM_INIT_VALUE   0xDeadBeef
58
59 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
60 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
61 #define CONFIG_VERY_BIG_RAM
62
63 #define CONFIG_DIMM_SLOTS_PER_CTLR      1
64 #define CONFIG_CHIP_SELECTS_PER_CTRL    2
65
66 /* I2C addresses of SPD EEPROMs */
67 #define SPD_EEPROM_ADDRESS      0x50    /* CTLR 0 DIMM 0 */
68
69
70 /* Hardcoded values, to use instead of SPD */
71 #define CONFIG_SYS_DDR_CS0_BNDS         0x0000000f
72 #define CONFIG_SYS_DDR_CS0_CONFIG               0x80010102
73 #define CONFIG_SYS_DDR_TIMING_0         0x00260802
74 #define CONFIG_SYS_DDR_TIMING_1         0x3935D322
75 #define CONFIG_SYS_DDR_TIMING_2         0x14904CC8
76 #define CONFIG_SYS_DDR_MODE                     0x00480432
77 #define CONFIG_SYS_DDR_INTERVAL         0x030C0100
78 #define CONFIG_SYS_DDR_CONFIG_2         0x04400000
79 #define CONFIG_SYS_DDR_CONFIG                   0xC3008000
80 #define CONFIG_SYS_DDR_CLK_CONTROL              0x03800000
81 #define CONFIG_SYS_SDRAM_SIZE                   256 /* in Megs */
82
83 /*
84  * Flash on the LocalBus
85  */
86 #define CONFIG_SYS_LBC_CACHE_BASE       0xf0000000      /* Localbus cacheable    */
87
88 #define CONFIG_SYS_FLASH_QUIET_TEST
89 #define CONFIG_SYS_FLASH0               0xFE000000
90 #define CONFIG_SYS_FLASH1               0xFC000000
91 #define CONFIG_SYS_FLASH_BANKS_LIST     { CONFIG_SYS_FLASH1, CONFIG_SYS_FLASH0 }
92
93 #define CONFIG_SYS_LBC_FLASH_BASE       CONFIG_SYS_FLASH1       /* Localbus flash start */
94 #define CONFIG_SYS_FLASH_BASE           CONFIG_SYS_LBC_FLASH_BASE /* start of FLASH     */
95
96 #define CONFIG_SYS_MAX_FLASH_SECT       256             /* sectors per device   */
97 #undef  CONFIG_SYS_FLASH_CHECKSUM
98 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms)     */
99 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms)     */
100
101 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor     */
102
103 #define CONFIG_SYS_LBC_LCRR             0x00030004    /* LB clock ratio reg     */
104 #define CONFIG_SYS_LBC_LBCR             0x00000000    /* LB config reg          */
105 #define CONFIG_SYS_LBC_LSRT             0x20000000    /* LB sdram refresh timer */
106 #define CONFIG_SYS_LBC_MRTPR            0x20000000    /* LB refresh timer presc.*/
107
108 #define CONFIG_SYS_INIT_RAM_LOCK        1
109 #define CONFIG_SYS_INIT_RAM_ADDR        0xe4010000      /* Initial RAM address  */
110 #define CONFIG_SYS_INIT_RAM_SIZE        0x4000          /* Size used area in RAM*/
111
112 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
113 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
114
115 #define CONFIG_SYS_MONITOR_LEN          (384 * 1024)    /* Reserve 384KiB for Mon */
116
117 /* FPGA and NAND */
118 #define CONFIG_SYS_FPGA_BASE            0xc0000000
119 #define CONFIG_SYS_FPGA_SIZE            0x00100000      /* 1 MB         */
120 #define CONFIG_SYS_HMI_BASE             0xc0010000
121
122 #define CONFIG_SYS_NAND_BASE            (CONFIG_SYS_FPGA_BASE + 0x70)
123 #define CONFIG_SYS_MAX_NAND_DEVICE      1
124
125 /* LIME GDC */
126 #define CONFIG_SYS_LIME_BASE            0xc8000000
127 #define CONFIG_SYS_LIME_SIZE            0x04000000      /* 64 MB        */
128
129 #define CONFIG_SYS_SPD_BUS_NUM 0
130
131 /*
132  * General PCI
133  * Memory space is mapped 1-1.
134  */
135
136 /* PCI is clocked by the external source at 33 MHz */
137 #define CONFIG_PCI_CLK_FREQ     33000000
138 #define CONFIG_SYS_PCI1_MEM_BASE        0x80000000
139 #define CONFIG_SYS_PCI1_MEM_PHYS        CONFIG_SYS_PCI1_MEM_BASE
140 #define CONFIG_SYS_PCI1_MEM_SIZE        0x20000000      /* 512M                 */
141 #define CONFIG_SYS_PCI1_IO_BASE 0xE2000000
142 #define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE
143 #define CONFIG_SYS_PCI1_IO_SIZE 0x01000000      /* 16M                  */
144
145 #define CONFIG_TSEC1    1
146 #define CONFIG_TSEC1_NAME       "TSEC0"
147 #define CONFIG_TSEC3    1
148 #define CONFIG_TSEC3_NAME       "TSEC1"
149 #undef CONFIG_MPC85XX_FEC
150
151 #define TSEC1_PHY_ADDR          0
152 #define TSEC3_PHY_ADDR          1
153
154 #define TSEC1_PHYIDX            0
155 #define TSEC3_PHYIDX            0
156 #define TSEC1_FLAGS             TSEC_GIGABIT
157 #define TSEC3_FLAGS             TSEC_GIGABIT
158
159 /* Options are: TSEC[0,1] */
160 #define CONFIG_ETHPRIME         "TSEC0"
161
162 #define CONFIG_HAS_ETH0
163 #define CONFIG_HAS_ETH1
164
165 /*
166  * Environment
167  */
168
169 #define CONFIG_LOADS_ECHO       1       /* echo on for serial download  */
170 #define CONFIG_SYS_LOADS_BAUD_CHANGE    1       /* allow baudrate change        */
171
172 /*
173  * BOOTP options
174  */
175 #define CONFIG_BOOTP_BOOTFILESIZE
176
177 /*
178  * Miscellaneous configurable options
179  */
180
181 /*
182  * For booting Linux, the board info and command line data
183  * have to be in the first 8 MB of memory, since this is
184  * the maximum mapped by the Linux kernel during initialization.
185  */
186 #define CONFIG_SYS_BOOTMAPSZ    (8 << 20)       /* Initial Memory map for Linux */
187
188
189 #define CONFIG_EXTRA_ENV_SETTINGS                                       \
190         "netdev=eth0\0"                                                 \
191         "consdev=ttyS0\0"                                               \
192         "uboot_file=/home/tftp/syscon3/u-boot.bin\0"                    \
193         "bootfile=/home/tftp/syscon3/uImage\0"                          \
194         "fdt_file=/home/tftp/syscon3/socrates.dtb\0"                    \
195         "initrd_file=/home/tftp/syscon3/uinitrd.gz\0"                   \
196         "uboot_addr=FFF60000\0"                                         \
197         "kernel_addr=FE000000\0"                                        \
198         "fdt_addr=FE1E0000\0"                                           \
199         "ramdisk_addr=FE200000\0"                                       \
200         "fdt_addr_r=B00000\0"                                           \
201         "kernel_addr_r=200000\0"                                        \
202         "ramdisk_addr_r=400000\0"                                       \
203         "rootpath=/opt/eldk/ppc_85xxDP\0"                               \
204         "ramargs=setenv bootargs root=/dev/ram rw\0"                    \
205         "nfsargs=setenv bootargs root=/dev/nfs rw "                     \
206                 "nfsroot=$serverip:$rootpath\0"                         \
207         "addcons=setenv bootargs $bootargs "                            \
208                 "console=$consdev,$baudrate\0"                          \
209         "addip=setenv bootargs $bootargs "                              \
210                 "ip=$ipaddr:$serverip:$gatewayip:$netmask"              \
211                 ":$hostname:$netdev:off panic=1\0"                      \
212         "boot_nor=run ramargs addcons;"                                 \
213                 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0"    \
214         "net_nfs=tftp ${kernel_addr_r} ${bootfile}; "                   \
215                 "tftp ${fdt_addr_r} ${fdt_file}; "                      \
216                 "run nfsargs addip addcons;"                            \
217                 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0"              \
218         "update_uboot=tftp 100000 ${uboot_file};"                       \
219                 "protect off fff60000 ffffffff;"                        \
220                 "era fff60000 ffffffff;"                                \
221                 "cp.b 100000 fff60000 ${filesize};"                     \
222                 "setenv filesize;saveenv\0"                             \
223         "update_kernel=tftp 100000 ${bootfile};"                        \
224                 "era fe000000 fe1dffff;"                                \
225                 "cp.b 100000 fe000000 ${filesize};"                     \
226                 "setenv filesize;saveenv\0"                             \
227         "update_fdt=tftp 100000 ${fdt_file};"                           \
228                 "era fe1e0000 fe1fffff;"                                \
229                 "cp.b 100000 fe1e0000 ${filesize};"                     \
230                 "setenv filesize;saveenv\0"                             \
231         "update_initrd=tftp 100000 ${initrd_file};"                     \
232                 "era fe200000 fe9fffff;"                                \
233                 "cp.b 100000 fe200000 ${filesize};"                     \
234                 "setenv filesize;saveenv\0"                             \
235         "clean_data=era fea00000 fff5ffff\0"                            \
236         "usbargs=setenv bootargs root=/dev/sda1 rw\0"                   \
237         "load_usb=usb start;"                                           \
238                 "ext2load usb 0:1 ${kernel_addr_r} /boot/uImage\0"      \
239         "boot_usb=run load_usb usbargs addcons;"                        \
240                 "bootm ${kernel_addr_r} - ${fdt_addr};"                 \
241                 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0"    \
242         ""
243
244 /* pass open firmware flat tree */
245
246 /* USB support */
247 #define CONFIG_USB_OHCI_NEW             1
248 #define CONFIG_PCI_OHCI                 1
249 #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS      15
250 #define CONFIG_SYS_USB_OHCI_SLOT_NAME           "ohci_pci"
251 #define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
252
253 #endif  /* __CONFIG_H */