1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright (C) 2015 Stefan Roese <sr@denx.de>
5 #ifndef __CONFIG_SOCFPGA_SR1500_H__
6 #define __CONFIG_SOCFPGA_SR1500_H__
8 #include <asm/arch/base_addr_ac5.h>
10 /* Memory configurations */
11 #define PHYS_SDRAM_1_SIZE 0x40000000 /* 1GiB on SR1500 */
14 #define CONFIG_LOADADDR 0x01000000
15 #define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
17 /* Ethernet on SoC (EMAC) */
18 #define CONFIG_PHY_INTERFACE_MODE PHY_INTERFACE_MODE_RGMII
19 /* The PHY is autodetected, so no MII PHY address is needed here */
20 #define PHY_ANEG_TIMEOUT 8000
22 /* Enable SPI NOR flash reset, needed for SPI booting */
23 #define CONFIG_SPI_N25Q256A_RESET
28 #define CONFIG_SYS_BOOTCOUNT_BE
30 /* Environment setting for SPI flash */
32 /* The rest of the configuration is shared */
33 #include <configs/socfpga_common.h>
35 #endif /* __CONFIG_SOCFPGA_SR1500_H__ */