Rename CONFIG_EHCI_IS_TDI to CONFIG_USB_EHCI_IS_TDI
[platform/kernel/u-boot.git] / include / configs / socfpga_soc64_common.h
1 /* SPDX-License-Identifier: GPL-2.0
2  *
3  * Copyright (C) 2017-2019 Intel Corporation <www.intel.com>
4  *
5  */
6
7 #ifndef __CONFIG_SOCFPGA_SOC64_COMMON_H__
8 #define __CONFIG_SOCFPGA_SOC64_COMMON_H__
9
10 #include <asm/arch/base_addr_soc64.h>
11 #include <asm/arch/handoff_soc64.h>
12 #include <linux/stringify.h>
13
14 /*
15  * U-Boot general configurations
16  */
17 #define CONFIG_SYS_MONITOR_BASE         CONFIG_SYS_TEXT_BASE
18 #define CONFIG_REMAKE_ELF
19 /* sysmgr.boot_scratch_cold4 & 5 (64bit) will be used for PSCI_CPU_ON call */
20 #define CPU_RELEASE_ADDR                0xFFD12210
21
22 /*
23  * U-Boot console configurations
24  */
25 #define CONFIG_SYS_MAXARGS              64
26 #define CONFIG_SYS_CBSIZE               2048
27 #define CONFIG_SYS_PBSIZE               (CONFIG_SYS_CBSIZE + \
28                                         sizeof(CONFIG_SYS_PROMPT) + 16)
29 #define CONFIG_SYS_BARGSIZE             CONFIG_SYS_CBSIZE
30
31 /* Extend size of kernel image for uncompression */
32 #define CONFIG_SYS_BOOTM_LEN            (32 * 1024 * 1024)
33
34 /*
35  * U-Boot run time memory configurations
36  */
37 #define CONFIG_SYS_INIT_RAM_ADDR        0xFFE00000
38 #define CONFIG_SYS_INIT_RAM_SIZE        0x40000
39 #ifdef CONFIG_SPL_BUILD
40 #define CONFIG_SYS_INIT_SP_ADDR         (CONFIG_SYS_INIT_RAM_ADDR  \
41                                         + CONFIG_SYS_INIT_RAM_SIZE \
42                                         - SOC64_HANDOFF_SIZE)
43 #else
44 #define CONFIG_SYS_INIT_SP_ADDR         (CONFIG_SYS_TEXT_BASE \
45                                         + 0x100000)
46 #endif
47 #define CONFIG_SYS_INIT_SP_OFFSET       (CONFIG_SYS_INIT_SP_ADDR)
48
49 /*
50  * U-Boot environment configurations
51  */
52
53 /*
54  * QSPI support
55  */
56  #ifdef CONFIG_CADENCE_QSPI
57 /* Enable it if you want to use dual-stacked mode */
58 /*#define CONFIG_QSPI_RBF_ADDR          0x720000*/
59
60 /* Flash device info */
61
62 /*#define CONFIG_ENV_IS_IN_SPI_FLASH*/
63
64 #ifndef CONFIG_SPL_BUILD
65 #define CONFIG_MTD_PARTITIONS
66 #define MTDIDS_DEFAULT                  "nor0=ff705000.spi.0"
67 #endif /* CONFIG_SPL_BUILD */
68
69 #ifndef __ASSEMBLY__
70 unsigned int cm_get_qspi_controller_clk_hz(void);
71 #define CONFIG_CQSPI_REF_CLK            cm_get_qspi_controller_clk_hz()
72 #endif
73
74 #endif /* CONFIG_CADENCE_QSPI */
75
76 /*
77  * Environment variable
78  */
79
80 #ifdef CONFIG_FIT
81 #define CONFIG_BOOTFILE "kernel.itb"
82 #else
83 #define CONFIG_BOOTFILE "Image"
84 #endif
85
86 #define CONFIG_EXTRA_ENV_SETTINGS \
87         "loadaddr=" __stringify(CONFIG_SYS_LOAD_ADDR) "\0" \
88         "bootfile=" CONFIG_BOOTFILE "\0" \
89         "fdt_addr=8000000\0" \
90         "fdtimage=" CONFIG_DEFAULT_DEVICE_TREE ".dtb\0" \
91         "mmcroot=/dev/mmcblk0p2\0" \
92         "mmcboot=setenv bootargs " CONFIG_BOOTARGS \
93                 " root=${mmcroot} rw rootwait;" \
94                 "booti ${loadaddr} - ${fdt_addr}\0" \
95         "mmcload=mmc rescan;" \
96                 "load mmc 0:1 ${loadaddr} ${bootfile};" \
97                 "load mmc 0:1 ${fdt_addr} ${fdtimage}\0" \
98         "mmcfitboot=setenv bootargs " CONFIG_BOOTARGS \
99                 " root=${mmcroot} rw rootwait;" \
100                 "bootm ${loadaddr}\0" \
101         "mmcfitload=mmc rescan;" \
102                 "load mmc 0:1 ${loadaddr} ${bootfile}\0" \
103         "linux_qspi_enable=if sf probe; then " \
104                 "echo Enabling QSPI at Linux DTB...;" \
105                 "fdt addr ${fdt_addr}; fdt resize;" \
106                 "fdt set /soc/spi@ff8d2000 status okay;" \
107                 "fdt set /soc/clkmgr/clocks/qspi_clk clock-frequency " \
108                 " ${qspi_clock}; fi; \0" \
109         "scriptaddr=0x02100000\0" \
110         "scriptfile=u-boot.scr\0" \
111         "fatscript=if fatload mmc 0:1 ${scriptaddr} ${scriptfile};" \
112                    "then source ${scriptaddr}; fi\0" \
113         "socfpga_legacy_reset_compat=1\0"
114
115 /*
116  * External memory configurations
117  */
118 #define PHYS_SDRAM_1                    0x0
119 #define PHYS_SDRAM_1_SIZE               (1 * 1024 * 1024 * 1024)
120 #define CONFIG_SYS_SDRAM_BASE           0
121
122 /*
123  * Serial / UART configurations
124  */
125 #define CONFIG_SYS_NS16550_CLK          100000000
126 #define CONFIG_SYS_NS16550_MEM32
127
128 /*
129  * Timer & watchdog configurations
130  */
131 #define COUNTER_FREQUENCY               400000000
132
133 /*
134  * SDMMC configurations
135  */
136 #ifdef CONFIG_CMD_MMC
137 #define CONFIG_SYS_MMC_MAX_BLK_COUNT    256
138 #endif
139 /*
140  * Flash configurations
141  */
142 #define CONFIG_SYS_MAX_FLASH_BANKS      1
143
144 /* Ethernet on SoC (EMAC) */
145 #if defined(CONFIG_CMD_NET)
146 #define CONFIG_DW_ALTDESCRIPTOR
147 #endif /* CONFIG_CMD_NET */
148
149 /*
150  * L4 Watchdog
151  */
152 #ifndef CONFIG_SPL_BUILD
153 #undef CONFIG_HW_WATCHDOG
154 #undef CONFIG_DESIGNWARE_WATCHDOG
155 #endif
156 #define CONFIG_DW_WDT_BASE              SOCFPGA_L4WD0_ADDRESS
157 #ifdef CONFIG_TARGET_SOCFPGA_STRATIX10
158 #ifndef __ASSEMBLY__
159 unsigned int cm_get_l4_sys_free_clk_hz(void);
160 #define CONFIG_DW_WDT_CLOCK_KHZ         (cm_get_l4_sys_free_clk_hz() / 1000)
161 #endif
162 #else
163 #define CONFIG_DW_WDT_CLOCK_KHZ         100000
164 #endif
165
166 /*
167  * SPL memory layout
168  *
169  * On chip RAM
170  * 0xFFE0_0000 ...... Start of OCRAM
171  * SPL code, rwdata
172  * empty space
173  * 0xFFEx_xxxx ...... Top of stack (grows down)
174  * 0xFFEy_yyyy ...... Global Data
175  * 0xFFEz_zzzz ...... Malloc prior relocation (size CONFIG_SYS_MALLOC_F_LEN)
176  * 0xFFE3_F000 ...... Hardware handdoff blob (size 4KB)
177  * 0xFFE3_FFFF ...... End of OCRAM
178  *
179  * SDRAM
180  * 0x0000_0000 ...... Start of SDRAM_1
181  * unused / empty space for image loading
182  * Size 64MB   ...... MALLOC (size CONFIG_SYS_SPL_MALLOC_SIZE)
183  * Size 1MB    ...... BSS (size CONFIG_SPL_BSS_MAX_SIZE)
184  * 0x8000_0000 ...... End of SDRAM_1 (assume 2GB)
185  *
186  */
187 #define CONFIG_SPL_TARGET               "spl/u-boot-spl-dtb.hex"
188 #define CONFIG_SPL_MAX_SIZE             CONFIG_SYS_INIT_RAM_SIZE
189 #define CONFIG_SPL_STACK                CONFIG_SYS_INIT_SP_ADDR
190 #define CONFIG_SPL_BSS_MAX_SIZE         0x100000        /* 1 MB */
191 #define CONFIG_SPL_BSS_START_ADDR       (PHYS_SDRAM_1 + PHYS_SDRAM_1_SIZE \
192                                         - CONFIG_SPL_BSS_MAX_SIZE)
193 #define CONFIG_SYS_SPL_MALLOC_SIZE      (CONFIG_SYS_MALLOC_LEN)
194 #define CONFIG_SYS_SPL_MALLOC_START     (CONFIG_SPL_BSS_START_ADDR \
195                                         - CONFIG_SYS_SPL_MALLOC_SIZE)
196
197 /* SPL SDMMC boot support */
198 #ifdef CONFIG_SPL_LOAD_FIT
199 #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME         "u-boot.itb"
200 #else
201 #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME         "u-boot.img"
202 #endif
203
204 #endif  /* __CONFIG_SOCFPGA_SOC64_COMMON_H__ */