2 * Copyright (C) 2012 Altera Corporation <www.altera.com>
4 * SPDX-License-Identifier: GPL-2.0+
6 #ifndef __CONFIG_SOCFPGA_COMMON_H__
7 #define __CONFIG_SOCFPGA_COMMON_H__
9 /* Virtual target or real hardware */
10 #undef CONFIG_SOCFPGA_VIRTUAL_TARGET
12 #define CONFIG_SYS_THUMB_BUILD
15 * High level configuration
17 #define CONFIG_DISPLAY_BOARDINFO_LATE
18 #define CONFIG_ARCH_MISC_INIT
19 #define CONFIG_ARCH_EARLY_INIT_R
20 #define CONFIG_SYS_NO_FLASH
23 #define CONFIG_CRC32_VERIFY
25 #define CONFIG_SYS_BOOTMAPSZ (64 * 1024 * 1024)
27 #define CONFIG_TIMESTAMP /* Print image info with timestamp */
29 /* add target to build it automatically upon "make" */
30 #define CONFIG_BUILD_TARGET "u-boot-with-spl.sfp"
33 * Memory configurations
35 #define CONFIG_NR_DRAM_BANKS 1
36 #define PHYS_SDRAM_1 0x0
37 #define CONFIG_SYS_MALLOC_LEN (64 * 1024 * 1024)
38 #define CONFIG_SYS_MEMTEST_START PHYS_SDRAM_1
39 #define CONFIG_SYS_MEMTEST_END PHYS_SDRAM_1_SIZE
41 #define CONFIG_SYS_INIT_RAM_ADDR 0xFFFF0000
42 #define CONFIG_SYS_INIT_RAM_SIZE 0x10000
43 #define CONFIG_SYS_INIT_SP_OFFSET \
44 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
45 #define CONFIG_SYS_INIT_SP_ADDR \
46 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
48 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
49 #ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
50 #define CONFIG_SYS_TEXT_BASE 0x08000040
52 #define CONFIG_SYS_TEXT_BASE 0x01000040
56 * U-Boot general configurations
58 #define CONFIG_SYS_LONGHELP
59 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O buffer size */
60 #define CONFIG_SYS_PBSIZE \
61 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
62 /* Print buffer size */
63 #define CONFIG_SYS_MAXARGS 32 /* Max number of command args */
64 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
65 /* Boot argument buffer size */
66 #define CONFIG_AUTO_COMPLETE /* Command auto complete */
67 #define CONFIG_CMDLINE_EDITING /* Command history etc */
69 #ifndef CONFIG_SYS_HOSTNAME
70 #define CONFIG_SYS_HOSTNAME CONFIG_SYS_BOARD
76 #define CONFIG_SYS_L2_PL310
77 #define CONFIG_SYS_PL310_BASE SOCFPGA_MPUL2_ADDRESS
82 #define CONFIG_ALTERA_SDRAM
85 * EPCS/EPCQx1 Serial Flash Controller
87 #ifdef CONFIG_ALTERA_SPI
88 #define CONFIG_SF_DEFAULT_SPEED 30000000
90 * The base address is configurable in QSys, each board must specify the
91 * base address based on it's particular FPGA configuration. Please note
92 * that the address here is incremented by 0x400 from the Base address
93 * selected in QSys, since the SPI registers are at offset +0x400.
94 * #define CONFIG_SYS_SPI_BASE 0xff240400
99 * Ethernet on SoC (EMAC)
101 #if defined(CONFIG_CMD_NET) && !defined(CONFIG_SOCFPGA_VIRTUAL_TARGET)
102 #define CONFIG_DW_ALTDESCRIPTOR
104 #define CONFIG_AUTONEG_TIMEOUT (15 * CONFIG_SYS_HZ)
105 #define CONFIG_PHY_GIGE
111 #ifdef CONFIG_CMD_FPGA
113 #define CONFIG_FPGA_ALTERA
114 #define CONFIG_FPGA_SOCFPGA
115 #define CONFIG_FPGA_COUNT 1
121 /* This timer uses eosc1, whose clock frequency is fixed at any condition. */
122 #define CONFIG_SYS_TIMERBASE SOCFPGA_OSC1TIMER0_ADDRESS
123 #define CONFIG_SYS_TIMER_COUNTS_DOWN
124 #define CONFIG_SYS_TIMER_COUNTER (CONFIG_SYS_TIMERBASE + 0x4)
125 #ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
126 #define CONFIG_SYS_TIMER_RATE 2400000
128 #define CONFIG_SYS_TIMER_RATE 25000000
134 #ifdef CONFIG_HW_WATCHDOG
135 #define CONFIG_DESIGNWARE_WATCHDOG
136 #define CONFIG_DW_WDT_BASE SOCFPGA_L4WD0_ADDRESS
137 #define CONFIG_DW_WDT_CLOCK_KHZ 25000
138 #define CONFIG_HW_WATCHDOG_TIMEOUT_MS 30000
144 #ifdef CONFIG_CMD_MMC
146 #define CONFIG_BOUNCE_BUFFER
147 #define CONFIG_GENERIC_MMC
149 #define CONFIG_SOCFPGA_DWMMC
150 #define CONFIG_SOCFPGA_DWMMC_FIFO_DEPTH 1024
152 /* using smaller max blk cnt to avoid flooding the limited stack we have */
153 #define CONFIG_SYS_MMC_MAX_BLK_COUNT 256 /* FIXME -- SPL only? */
159 #ifdef CONFIG_NAND_DENALI
160 #define CONFIG_SYS_MAX_NAND_DEVICE 1
161 #define CONFIG_SYS_NAND_MAX_CHIPS 1
162 #define CONFIG_SYS_NAND_ONFI_DETECTION
163 #define CONFIG_NAND_DENALI_ECC_SIZE 512
164 #define CONFIG_SYS_NAND_REGS_BASE SOCFPGA_NANDREGS_ADDRESS
165 #define CONFIG_SYS_NAND_DATA_BASE SOCFPGA_NANDDATA_ADDRESS
166 #define CONFIG_SYS_NAND_BASE (CONFIG_SYS_NAND_DATA_BASE + 0x10)
172 #define CONFIG_SYS_I2C
173 #define CONFIG_SYS_I2C_BUS_MAX 4
174 #define CONFIG_SYS_I2C_BASE SOCFPGA_I2C0_ADDRESS
175 #define CONFIG_SYS_I2C_BASE1 SOCFPGA_I2C1_ADDRESS
176 #define CONFIG_SYS_I2C_BASE2 SOCFPGA_I2C2_ADDRESS
177 #define CONFIG_SYS_I2C_BASE3 SOCFPGA_I2C3_ADDRESS
178 /* Using standard mode which the speed up to 100Kb/s */
179 #define CONFIG_SYS_I2C_SPEED 100000
180 #define CONFIG_SYS_I2C_SPEED1 100000
181 #define CONFIG_SYS_I2C_SPEED2 100000
182 #define CONFIG_SYS_I2C_SPEED3 100000
183 /* Address of device when used as slave */
184 #define CONFIG_SYS_I2C_SLAVE 0x02
185 #define CONFIG_SYS_I2C_SLAVE1 0x02
186 #define CONFIG_SYS_I2C_SLAVE2 0x02
187 #define CONFIG_SYS_I2C_SLAVE3 0x02
189 /* Clock supplied to I2C controller in unit of MHz */
190 unsigned int cm_get_l4_sp_clk_hz(void);
191 #define IC_CLK (cm_get_l4_sp_clk_hz() / 1000000)
197 /* Enable multiple SPI NOR flash manufacturers */
198 #ifndef CONFIG_SPL_BUILD
199 #define CONFIG_SPI_FLASH_MTD
200 #define CONFIG_CMD_MTDPARTS
201 #define CONFIG_MTD_DEVICE
202 #define CONFIG_MTD_PARTITIONS
203 #define MTDIDS_DEFAULT "nor0=ff705000.spi.0"
205 /* QSPI reference clock */
207 unsigned int cm_get_qspi_controller_clk_hz(void);
208 #define CONFIG_CQSPI_REF_CLK cm_get_qspi_controller_clk_hz()
210 #define CONFIG_CQSPI_DECODER 0
213 * Designware SPI support
219 #define CONFIG_SYS_NS16550_SERIAL
220 #define CONFIG_SYS_NS16550_REG_SIZE -4
221 #define CONFIG_SYS_NS16550_COM1 SOCFPGA_UART0_ADDRESS
222 #ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
223 #define CONFIG_SYS_NS16550_CLK 1000000
225 #define CONFIG_SYS_NS16550_CLK 100000000
227 #define CONFIG_CONS_INDEX 1
228 #define CONFIG_BAUDRATE 115200
233 #ifdef CONFIG_CMD_USB
234 #define CONFIG_USB_DWC2
238 * USB Gadget (DFU, UMS)
240 #if defined(CONFIG_CMD_DFU) || defined(CONFIG_CMD_USB_MASS_STORAGE)
241 #define CONFIG_USB_FUNCTION_MASS_STORAGE
243 #define CONFIG_SYS_DFU_DATA_BUF_SIZE (32 * 1024 * 1024)
244 #define DFU_DEFAULT_POLL_TIMEOUT 300
247 #define CONFIG_G_DNL_UMS_VENDOR_NUM 0x0525
248 #define CONFIG_G_DNL_UMS_PRODUCT_NUM 0xA4A5
254 #if !defined(CONFIG_ENV_SIZE)
255 #define CONFIG_ENV_SIZE 4096
258 /* Environment for SDMMC boot */
259 #if defined(CONFIG_ENV_IS_IN_MMC) && !defined(CONFIG_ENV_OFFSET)
260 #define CONFIG_SYS_MMC_ENV_DEV 0 /* device 0 */
261 #define CONFIG_ENV_OFFSET 512 /* just after the MBR */
264 /* Environment for QSPI boot */
265 #if defined(CONFIG_ENV_IS_IN_SPI_FLASH) && !defined(CONFIG_ENV_OFFSET)
266 #define CONFIG_ENV_OFFSET 0x00100000
267 #define CONFIG_ENV_SECT_SIZE (64 * 1024)
271 * mtd partitioning for serial NOR flash
273 * device nor0 <ff705000.spi.0>, # parts = 6
274 * #: name size offset mask_flags
275 * 0: u-boot 0x00100000 0x00000000 0
276 * 1: env1 0x00040000 0x00100000 0
277 * 2: env2 0x00040000 0x00140000 0
278 * 3: UBI 0x03e80000 0x00180000 0
279 * 4: boot 0x00e80000 0x00180000 0
280 * 5: rootfs 0x01000000 0x01000000 0
283 #if defined(CONFIG_CMD_SF) && !defined(MTDPARTS_DEFAULT)
284 #define MTDPARTS_DEFAULT "mtdparts=ff705000.spi.0:"\
293 /* UBI and UBIFS support */
294 #if defined(CONFIG_CMD_SF) || defined(CONFIG_CMD_NAND)
295 #define CONFIG_CMD_UBIFS
296 #define CONFIG_RBTREE
303 * SRAM Memory layout:
305 * 0xFFFF_0000 ...... Start of SRAM
306 * 0xFFFF_xxxx ...... Top of stack (grows down)
307 * 0xFFFF_yyyy ...... Malloc area
308 * 0xFFFF_zzzz ...... Global Data
309 * 0xFFFF_FF00 ...... End of SRAM
311 #define CONFIG_SPL_FRAMEWORK
312 #define CONFIG_SPL_RAM_DEVICE
313 #define CONFIG_SPL_TEXT_BASE CONFIG_SYS_INIT_RAM_ADDR
314 #define CONFIG_SPL_MAX_SIZE (64 * 1024)
316 /* SPL SDMMC boot support */
317 #ifdef CONFIG_SPL_MMC_SUPPORT
318 #if defined(CONFIG_SPL_FAT_SUPPORT) || defined(CONFIG_SPL_EXT_SUPPORT)
319 #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 2
320 #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot-dtb.img"
322 #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION 1
326 /* SPL QSPI boot support */
327 #ifdef CONFIG_SPL_SPI_SUPPORT
328 #define CONFIG_SPL_SPI_LOAD
329 #define CONFIG_SYS_SPI_U_BOOT_OFFS 0x40000
332 /* SPL NAND boot support */
333 #ifdef CONFIG_SPL_NAND_SUPPORT
334 #define CONFIG_SYS_NAND_USE_FLASH_BBT
335 #define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
336 #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000
342 #define CONFIG_SPL_STACK CONFIG_SYS_INIT_SP_ADDR
344 #endif /* __CONFIG_SOCFPGA_COMMON_H__ */