1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright (C) 2012 Altera Corporation <www.altera.com>
5 #ifndef __CONFIG_SOCFPGA_COMMON_H__
6 #define __CONFIG_SOCFPGA_COMMON_H__
8 #include <linux/stringify.h>
11 * High level configuration
15 #define CONFIG_TIMESTAMP /* Print image info with timestamp */
18 * Memory configurations
20 #define PHYS_SDRAM_1 0x0
21 #define CONFIG_SYS_MALLOC_LEN (64 * 1024 * 1024)
22 #if defined(CONFIG_TARGET_SOCFPGA_GEN5)
23 #define CONFIG_SYS_INIT_RAM_ADDR 0xFFFF0000
24 #define CONFIG_SYS_INIT_RAM_SIZE SOCFPGA_PHYS_OCRAM_SIZE
25 #elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
26 #define CONFIG_SYS_INIT_RAM_ADDR 0xFFE00000
27 /* SPL memory allocation configuration, this is for FAT implementation */
28 #ifndef CONFIG_SYS_SPL_MALLOC_SIZE
29 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x10000
31 #define CONFIG_SYS_INIT_RAM_SIZE (SOCFPGA_PHYS_OCRAM_SIZE - \
32 CONFIG_SYS_SPL_MALLOC_SIZE)
33 #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_INIT_RAM_ADDR + \
34 CONFIG_SYS_INIT_RAM_SIZE)
38 * Some boards (e.g. socfpga_sr1500) use 8 bytes at the end of the internal
39 * SRAM as bootcounter storage. Make sure to not put the stack directly
40 * at this address to not overwrite the bootcounter by checking, if the
41 * bootcounter address is located in the internal SRAM.
43 #if ((CONFIG_SYS_BOOTCOUNT_ADDR > CONFIG_SYS_INIT_RAM_ADDR) && \
44 (CONFIG_SYS_BOOTCOUNT_ADDR < (CONFIG_SYS_INIT_RAM_ADDR + \
45 CONFIG_SYS_INIT_RAM_SIZE)))
46 #define CONFIG_SPL_STACK CONFIG_SYS_BOOTCOUNT_ADDR
48 #define CONFIG_SPL_STACK \
49 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_RAM_SIZE)
53 * U-Boot stack setup: if SPL post-reloc uses DDR stack, use it in pre-reloc
54 * phase of U-Boot, too. This prevents overwriting SPL data if stack/heap usage
55 * in U-Boot pre-reloc is higher than in SPL.
57 #if defined(CONFIG_SPL_STACK_R_ADDR) && CONFIG_SPL_STACK_R_ADDR
58 #define CONFIG_SYS_INIT_SP_ADDR CONFIG_SPL_STACK_R_ADDR
60 #define CONFIG_SYS_INIT_SP_ADDR CONFIG_SPL_STACK
63 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
66 * U-Boot general configurations
68 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O buffer size */
69 /* Print buffer size */
70 #define CONFIG_SYS_MAXARGS 32 /* Max number of command args */
71 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
72 /* Boot argument buffer size */
77 #define CONFIG_SYS_L2_PL310
78 #define CONFIG_SYS_PL310_BASE SOCFPGA_MPUL2_ADDRESS
81 * Ethernet on SoC (EMAC)
84 #define CONFIG_DW_ALTDESCRIPTOR
90 #ifdef CONFIG_CMD_FPGA
91 #define CONFIG_FPGA_COUNT 1
98 #define CONFIG_SYS_TIMERBASE SOCFPGA_OSC1TIMER0_ADDRESS
99 #define CONFIG_SYS_TIMER_COUNTS_DOWN
100 #define CONFIG_SYS_TIMER_COUNTER (CONFIG_SYS_TIMERBASE + 0x4)
101 #ifndef CONFIG_SYS_TIMER_RATE
102 #define CONFIG_SYS_TIMER_RATE 25000000
109 #define CONFIG_DW_WDT_BASE SOCFPGA_L4WD0_ADDRESS
110 #define CONFIG_DW_WDT_CLOCK_KHZ 25000
115 #ifdef CONFIG_CMD_MMC
117 /* using smaller max blk cnt to avoid flooding the limited stack we have */
118 #define CONFIG_SYS_MMC_MAX_BLK_COUNT 256 /* FIXME -- SPL only? */
124 #ifdef CONFIG_NAND_DENALI
125 #define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
126 #define CONFIG_SYS_MAX_NAND_DEVICE 1
127 #define CONFIG_SYS_NAND_ONFI_DETECTION
128 #define CONFIG_SYS_NAND_REGS_BASE SOCFPGA_NANDREGS_ADDRESS
129 #define CONFIG_SYS_NAND_DATA_BASE SOCFPGA_NANDDATA_ADDRESS
135 /* QSPI reference clock */
137 unsigned int cm_get_qspi_controller_clk_hz(void);
138 #define CONFIG_CQSPI_REF_CLK cm_get_qspi_controller_clk_hz()
146 * USB Gadget (DFU, UMS)
148 #if defined(CONFIG_CMD_DFU) || defined(CONFIG_CMD_USB_MASS_STORAGE)
149 #define CONFIG_SYS_DFU_DATA_BUF_SIZE (16 * 1024 * 1024)
150 #define DFU_DEFAULT_POLL_TIMEOUT 300
153 #define CONFIG_G_DNL_UMS_VENDOR_NUM 0x0525
154 #define CONFIG_G_DNL_UMS_PRODUCT_NUM 0xA4A5
161 /* Environment for SDMMC boot */
162 #if defined(CONFIG_ENV_IS_IN_MMC)
163 #define CONFIG_SYS_MMC_ENV_DEV 0 /* device 0 */
166 /* Environment for QSPI boot */
171 * SRAM Memory layout for gen 5:
173 * 0xFFFF_0000 ...... Start of SRAM
174 * 0xFFFF_xxxx ...... Top of stack (grows down)
175 * 0xFFFF_yyyy ...... Global Data
176 * 0xFFFF_zzzz ...... Malloc area
177 * 0xFFFF_FFFF ...... End of SRAM
179 * SRAM Memory layout for Arria 10:
180 * 0xFFE0_0000 ...... Start of SRAM (bottom)
181 * 0xFFEx_xxxx ...... Top of stack (grows down to bottom)
182 * 0xFFEy_yyyy ...... Global Data
183 * 0xFFEz_zzzz ...... Malloc area (grows up to top)
184 * 0xFFE3_FFFF ...... End of SRAM (top)
186 #ifndef CONFIG_SPL_TEXT_BASE
187 #define CONFIG_SPL_MAX_SIZE CONFIG_SYS_INIT_RAM_SIZE
190 /* SPL SDMMC boot support */
191 #ifdef CONFIG_SPL_MMC_SUPPORT
192 #if defined(CONFIG_SPL_FS_FAT) || defined(CONFIG_SPL_FS_EXT4)
193 #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
194 #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
197 #ifndef CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION
198 #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION 1
202 /* SPL QSPI boot support */
204 /* SPL NAND boot support */
205 #ifdef CONFIG_SPL_NAND_SUPPORT
206 #if defined(CONFIG_TARGET_SOCFPGA_GEN5)
207 #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000
208 #elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
209 #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x100000
213 /* Extra Environment */
214 #ifndef CONFIG_SPL_BUILD
216 #ifdef CONFIG_CMD_DHCP
217 #define BOOT_TARGET_DEVICES_DHCP(func) func(DHCP, dhcp, na)
219 #define BOOT_TARGET_DEVICES_DHCP(func)
222 #if defined(CONFIG_CMD_PXE) && defined(CONFIG_CMD_DHCP)
223 #define BOOT_TARGET_DEVICES_PXE(func) func(PXE, pxe, na)
225 #define BOOT_TARGET_DEVICES_PXE(func)
228 #ifdef CONFIG_CMD_MMC
229 #define BOOT_TARGET_DEVICES_MMC(func) func(MMC, mmc, 0)
231 #define BOOT_TARGET_DEVICES_MMC(func)
234 #define BOOT_TARGET_DEVICES(func) \
235 BOOT_TARGET_DEVICES_MMC(func) \
236 BOOT_TARGET_DEVICES_PXE(func) \
237 BOOT_TARGET_DEVICES_DHCP(func)
239 #include <config_distro_bootcmd.h>
241 #ifndef CONFIG_EXTRA_ENV_SETTINGS
242 #define CONFIG_EXTRA_ENV_SETTINGS \
243 "fdtfile=" CONFIG_DEFAULT_FDT_FILE "\0" \
244 "bootm_size=0xa000000\0" \
245 "kernel_addr_r="__stringify(CONFIG_SYS_LOAD_ADDR)"\0" \
246 "fdt_addr_r=0x02000000\0" \
247 "scriptaddr=0x02100000\0" \
248 "pxefile_addr_r=0x02200000\0" \
249 "ramdisk_addr_r=0x02300000\0" \
250 "socfpga_legacy_reset_compat=1\0" \
256 #endif /* __CONFIG_SOCFPGA_COMMON_H__ */