2 * Configuation settings for the Renesas Technology R0P7785LC0011RL board
4 * Copyright (C) 2008 Yoshihiro Shimoda <shimoda.yoshihiro@renesas.com>
6 * SPDX-License-Identifier: GPL-2.0+
13 #define CONFIG_CPU_SH7785 1
14 #define CONFIG_SH7785LCR 1
16 #define CONFIG_CMD_PCI
17 #define CONFIG_CMD_SDRAM
18 #define CONFIG_CMD_SH_ZIMAGEBOOT
20 #define CONFIG_DOS_PARTITION
21 #define CONFIG_MAC_PARTITION
23 #define CONFIG_BAUDRATE 115200
24 #define CONFIG_BOOTARGS "console=ttySC1,115200 root=/dev/nfs ip=dhcp"
26 #define CONFIG_EXTRA_ENV_SETTINGS \
28 "usbload=usb reset;usbboot;usb stop;bootm\0"
30 #undef CONFIG_SHOW_BOOT_PROGRESS
33 #if defined(CONFIG_SH_32BIT)
34 #define CONFIG_SYS_TEXT_BASE 0x8FF80000
35 /* 0x40000000 - 0x47FFFFFF does not use */
36 #define CONFIG_SH_SDRAM_OFFSET (0x8000000)
37 #define SH7785LCR_SDRAM_PHYS_BASE (0x40000000 + CONFIG_SH_SDRAM_OFFSET)
38 #define SH7785LCR_SDRAM_BASE (0x80000000 + CONFIG_SH_SDRAM_OFFSET)
39 #define SH7785LCR_SDRAM_SIZE (384 * 1024 * 1024)
40 #define SH7785LCR_FLASH_BASE_1 (0xa0000000)
41 #define SH7785LCR_FLASH_BANK_SIZE (64 * 1024 * 1024)
42 #define SH7785LCR_USB_BASE (0xa6000000)
44 #define CONFIG_SYS_TEXT_BASE 0x0FF80000
45 #define SH7785LCR_SDRAM_BASE (0x08000000)
46 #define SH7785LCR_SDRAM_SIZE (128 * 1024 * 1024)
47 #define SH7785LCR_FLASH_BASE_1 (0xa0000000)
48 #define SH7785LCR_FLASH_BANK_SIZE (64 * 1024 * 1024)
49 #define SH7785LCR_USB_BASE (0xb4000000)
52 #define CONFIG_SYS_LONGHELP
53 #define CONFIG_SYS_CBSIZE 256
54 #define CONFIG_SYS_PBSIZE 256
55 #define CONFIG_SYS_MAXARGS 16
56 #define CONFIG_SYS_BARGSIZE 512
57 #define CONFIG_SYS_BAUDRATE_TABLE { 115200 }
60 #define CONFIG_SCIF_CONSOLE 1
61 #define CONFIG_CONS_SCIF1 1
62 #define CONFIG_SCIF_EXT_CLOCK 1
63 #undef CONFIG_SYS_CONSOLE_INFO_QUIET
64 #undef CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE
65 #undef CONFIG_SYS_CONSOLE_ENV_OVERWRITE
67 #define CONFIG_SYS_MEMTEST_START (SH7785LCR_SDRAM_BASE)
68 #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + \
69 (SH7785LCR_SDRAM_SIZE) - \
71 #undef CONFIG_SYS_ALT_MEMTEST
72 #undef CONFIG_SYS_MEMTEST_SCRATCH
73 #undef CONFIG_SYS_LOADS_BAUD_CHANGE
75 #define CONFIG_SYS_SDRAM_BASE (SH7785LCR_SDRAM_BASE)
76 #define CONFIG_SYS_SDRAM_SIZE (SH7785LCR_SDRAM_SIZE)
77 #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 16 * 1024 * 1024)
79 #define CONFIG_SYS_MONITOR_BASE (SH7785LCR_FLASH_BASE_1)
80 #define CONFIG_SYS_MONITOR_LEN (512 * 1024)
81 #define CONFIG_SYS_MALLOC_LEN (512 * 1024)
82 #define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
85 #define CONFIG_FLASH_CFI_DRIVER
86 #define CONFIG_SYS_FLASH_CFI
87 #undef CONFIG_SYS_FLASH_QUIET_TEST
88 #define CONFIG_SYS_FLASH_EMPTY_INFO
89 #define CONFIG_SYS_FLASH_BASE (SH7785LCR_FLASH_BASE_1)
90 #define CONFIG_SYS_MAX_FLASH_SECT 512
92 #define CONFIG_SYS_MAX_FLASH_BANKS 1
93 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE + \
94 (0 * SH7785LCR_FLASH_BANK_SIZE) }
96 #define CONFIG_SYS_FLASH_ERASE_TOUT (3 * 1000)
97 #define CONFIG_SYS_FLASH_WRITE_TOUT (3 * 1000)
98 #define CONFIG_SYS_FLASH_LOCK_TOUT (3 * 1000)
99 #define CONFIG_SYS_FLASH_UNLOCK_TOUT (3 * 1000)
101 #undef CONFIG_SYS_FLASH_PROTECTION
102 #undef CONFIG_SYS_DIRECT_FLASH_TFTP
105 #define CONFIG_USB_R8A66597_HCD
106 #define CONFIG_R8A66597_BASE_ADDR SH7785LCR_USB_BASE
107 #define CONFIG_R8A66597_XTAL 0x0000 /* 12MHz */
108 #define CONFIG_R8A66597_LDRV 0x8000 /* 3.3V */
109 #define CONFIG_R8A66597_ENDIAN 0x0000 /* little */
113 #define CONFIG_SH4_PCI
114 #define CONFIG_SH7780_PCI
115 #if defined(CONFIG_SH_32BIT)
116 #define CONFIG_SH7780_PCI_LSR 0x1ff00001
117 #define CONFIG_SH7780_PCI_LAR 0x5f000000
118 #define CONFIG_SH7780_PCI_BAR 0x5f000000
120 #define CONFIG_SH7780_PCI_LSR 0x07f00001
121 #define CONFIG_SH7780_PCI_LAR CONFIG_SYS_SDRAM_SIZE
122 #define CONFIG_SH7780_PCI_BAR CONFIG_SYS_SDRAM_SIZE
124 #define CONFIG_PCI_PNP
125 #define CONFIG_PCI_SCAN_SHOW 1
127 #define CONFIG_PCI_MEM_BUS 0xFD000000 /* Memory space base addr */
128 #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
129 #define CONFIG_PCI_MEM_SIZE 0x01000000 /* Size of Memory window */
131 #define CONFIG_PCI_IO_BUS 0xFE200000 /* IO space base address */
132 #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
133 #define CONFIG_PCI_IO_SIZE 0x00200000 /* Size of IO window */
135 #if defined(CONFIG_SH_32BIT)
136 #define CONFIG_PCI_SYS_PHYS SH7785LCR_SDRAM_PHYS_BASE
138 #define CONFIG_PCI_SYS_PHYS CONFIG_SYS_SDRAM_BASE
140 #define CONFIG_PCI_SYS_BUS CONFIG_SYS_SDRAM_BASE
141 #define CONFIG_PCI_SYS_SIZE CONFIG_SYS_SDRAM_SIZE
144 #define CONFIG_ENV_IS_IN_FLASH
145 #define CONFIG_ENV_OVERWRITE 1
146 #define CONFIG_ENV_SECT_SIZE (256 * 1024)
147 #define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE)
148 #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
149 #define CONFIG_ENV_OFFSET (CONFIG_ENV_ADDR - CONFIG_SYS_FLASH_BASE)
150 #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SECT_SIZE)
153 /* The SCIF used external clock. system clock only used timer. */
154 #define CONFIG_SYS_CLK_FREQ 50000000
155 #define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
156 #define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
157 #define CONFIG_SYS_TMU_CLK_DIV 4
159 #endif /* __SH7785LCR_H */