2 * Copyright 2007,2009 Wind River Systems <www.windriver.com>
3 * Copyright 2007 Embedded Specialties, Inc.
4 * Copyright 2004, 2007 Freescale Semiconductor.
6 * See file CREDITS for list of people who contributed to this
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 * sbc8548 board configuration file
27 * Please refer to doc/README.sbc8548 for more info.
33 * Top level Makefile configuration choices
40 #define CONFIG_SYS_CLK_DIV 1
44 #define CONFIG_SYS_CLK_DIV 2
52 * High Level Configuration Options
54 #define CONFIG_BOOKE 1 /* BOOKE */
55 #define CONFIG_E500 1 /* BOOKE e500 family */
56 #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */
57 #define CONFIG_MPC8548 1 /* MPC8548 specific */
58 #define CONFIG_SBC8548 1 /* SBC8548 board specific */
61 * If you want to boot from the SODIMM flash, instead of the soldered
62 * on flash, set this, and change JP12, SW2:8 accordingly.
64 #undef CONFIG_SYS_ALT_BOOT
66 #ifndef CONFIG_SYS_TEXT_BASE
67 #ifdef CONFIG_SYS_ALT_BOOT
68 #define CONFIG_SYS_TEXT_BASE 0xfff00000
70 #define CONFIG_SYS_TEXT_BASE 0xfffa0000
77 #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
78 #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
81 #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
84 #define CONFIG_TSEC_ENET /* tsec ethernet support */
85 #define CONFIG_ENV_OVERWRITE
87 #define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
89 #define CONFIG_FSL_LAW 1 /* Use common FSL init code */
92 * Below assumes that CCB:SYSCLK remains unchanged at 6:1 via SW2:[1-4]
94 #ifndef CONFIG_SYS_CLK_DIV
95 #define CONFIG_SYS_CLK_DIV 1 /* 2, if 33MHz PCI card installed */
97 #define CONFIG_SYS_CLK_FREQ (66000000 / CONFIG_SYS_CLK_DIV)
100 * These can be toggled for performance analysis, otherwise use default.
102 #define CONFIG_L2_CACHE /* toggle L2 cache */
103 #define CONFIG_BTB /* toggle branch predition */
106 * Only possible on E500 Version 2 or newer cores.
108 #define CONFIG_ENABLE_36BIT_PHYS 1
110 #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
112 #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
113 #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
114 #define CONFIG_SYS_MEMTEST_END 0x00400000
116 #define CONFIG_SYS_CCSRBAR 0xe0000000
117 #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
120 #define CONFIG_FSL_DDR2
121 #undef CONFIG_FSL_DDR_INTERACTIVE
122 #undef CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
123 #undef CONFIG_DDR_SPD
124 #undef CONFIG_DDR_ECC /* only for ECC DDR module */
126 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
127 #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
129 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
130 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
131 #define CONFIG_VERY_BIG_RAM
133 #define CONFIG_NUM_DDR_CONTROLLERS 1
134 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
135 #define CONFIG_CHIP_SELECTS_PER_CTRL 2
137 /* I2C addresses of SPD EEPROMs */
138 #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
141 * Make sure required options are set
143 #ifndef CONFIG_SPD_EEPROM
144 #define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
147 #undef CONFIG_CLOCKS_IN_MHZ
150 * FLASH on the Local Bus
151 * Two banks, one 8MB the other 64MB, using the CFI driver.
152 * JP12+SW2.8 are used to swap CS0 and CS6, defaults are to have
153 * CS0 the 8MB boot flash, and CS6 the 64MB flash.
156 * ec00_0000 efff_ffff 64MB SODIMM
157 * ff80_0000 ffff_ffff 8MB soldered flash
160 * ef80_0000 efff_ffff 8MB soldered flash
161 * fc00_0000 ffff_ffff 64MB SODIMM
164 * Base address 0 = 0xff80_0000 = BR0[0:16] = 1111 1111 1000 0000 0
165 * Port Size = 8 bits = BRx[19:20] = 01
166 * Use GPCM = BRx[24:26] = 000
167 * Valid = BRx[31] = 1
170 * Base address 0 = 0xfc00_0000 = BR0[0:16] = 1111 1100 0000 0000 0
171 * Port Size = 32 bits = BRx[19:20] = 11
173 * 0 4 8 12 16 20 24 28
174 * 1111 1111 1000 0000 0000 1000 0000 0001 = ff800801 BR0_8M
175 * 1111 1100 0000 0000 0001 1000 0000 0001 = fc001801 BR0_64M
177 #define CONFIG_SYS_BR0_8M 0xff800801
178 #define CONFIG_SYS_BR0_64M 0xfc001801
182 * Base address 6 = 0xef80_0000 = BR6[0:16] = 1110 1111 1000 0000 0
183 * Port Size = 8 bits = BRx[19:20] = 01
184 * Use GPCM = BRx[24:26] = 000
185 * Valid = BRx[31] = 1
188 * Base address 6 = 0xec00_0000 = BR6[0:16] = 1110 1100 0000 0000 0
189 * Port Size = 32 bits = BRx[19:20] = 11
191 * 0 4 8 12 16 20 24 28
192 * 1110 1111 1000 0000 0000 1000 0000 0001 = ef800801 BR6_8M
193 * 1110 1100 0000 0000 0001 1000 0000 0001 = ec001801 BR6_64M
195 #define CONFIG_SYS_BR6_8M 0xef800801
196 #define CONFIG_SYS_BR6_64M 0xec001801
200 * Addr Mask = 8M = OR1[0:16] = 1111 1111 1000 0000 0
201 * XAM = OR0[17:18] = 11
203 * ACS = half cycle delay = OR0[21:22] = 11
204 * SCY = 6 = OR0[24:27] = 0110
205 * TRLX = use relaxed timing = OR0[29] = 1
206 * EAD = use external address latch delay = OR0[31] = 1
209 * Addr Mask = 64M = OR1[0:16] = 1111 1100 0000 0000 0
212 * 0 4 8 12 16 20 24 28
213 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 OR0_8M
214 * 1111 1100 0000 0000 0110 1110 0110 0101 = fc006e65 OR0_64M
216 #define CONFIG_SYS_OR0_8M 0xff806e65
217 #define CONFIG_SYS_OR0_64M 0xfc006e65
221 * Addr Mask = 8M = OR6[0:16] = 1111 1111 1000 0000 0
222 * XAM = OR6[17:18] = 11
224 * ACS = half cycle delay = OR6[21:22] = 11
225 * SCY = 6 = OR6[24:27] = 0110
226 * TRLX = use relaxed timing = OR6[29] = 1
227 * EAD = use external address latch delay = OR6[31] = 1
230 * Addr Mask = 64M = OR6[0:16] = 1111 1100 0000 0000 0
232 * 0 4 8 12 16 20 24 28
233 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 OR6_8M
234 * 1111 1100 0000 0000 0110 1110 0110 0101 = fc006e65 OR6_64M
236 #define CONFIG_SYS_OR6_8M 0xff806e65
237 #define CONFIG_SYS_OR6_64M 0xfc006e65
239 #ifndef CONFIG_SYS_ALT_BOOT /* JP12 in default position */
240 #define CONFIG_SYS_BOOT_BLOCK 0xff800000 /* start of 8MB Flash */
241 #define CONFIG_SYS_ALT_FLASH 0xec000000 /* 64MB "user" flash */
243 #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_BR0_8M
244 #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_OR0_8M
246 #define CONFIG_SYS_BR6_PRELIM CONFIG_SYS_BR6_64M
247 #define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_OR6_64M
248 #else /* JP12 in alternate position */
249 #define CONFIG_SYS_BOOT_BLOCK 0xfc000000 /* start 64MB Flash */
250 #define CONFIG_SYS_ALT_FLASH 0xef800000 /* 8MB soldered flash */
252 #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_BR0_64M
253 #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_OR0_64M
255 #define CONFIG_SYS_BR6_PRELIM CONFIG_SYS_BR6_8M
256 #define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_OR6_8M
259 #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_BOOT_BLOCK
260 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, \
261 CONFIG_SYS_ALT_FLASH}
262 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
263 #define CONFIG_SYS_MAX_FLASH_SECT 256 /* sectors per device */
264 #undef CONFIG_SYS_FLASH_CHECKSUM
265 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
266 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
268 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
270 #define CONFIG_FLASH_CFI_DRIVER
271 #define CONFIG_SYS_FLASH_CFI
272 #define CONFIG_SYS_FLASH_EMPTY_INFO
274 /* CS5 = Local bus peripherals controlled by the EPLD */
276 #define CONFIG_SYS_BR5_PRELIM 0xf8000801
277 #define CONFIG_SYS_OR5_PRELIM 0xff006e65
278 #define CONFIG_SYS_EPLD_BASE 0xf8000000
279 #define CONFIG_SYS_LED_DISP_BASE 0xf8000000
280 #define CONFIG_SYS_USER_SWITCHES_BASE 0xf8100000
281 #define CONFIG_SYS_BD_REV 0xf8300000
282 #define CONFIG_SYS_EEPROM_BASE 0xf8b00000
285 * SDRAM on the Local Bus (CS3 and CS4)
287 #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
288 #define CONFIG_SYS_LBC_SDRAM_SIZE 128 /* LBC SDRAM is 128MB */
291 * Base Register 3 and Option Register 3 configure the 1st 1/2 SDRAM.
292 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
295 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
296 * port-size = 32-bits = BR2[19:20] = 11
297 * no parity checking = BR2[21:22] = 00
298 * SDRAM for MSEL = BR2[24:26] = 011
301 * 0 4 8 12 16 20 24 28
302 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
306 #define CONFIG_SYS_BR3_PRELIM 0xf0001861
309 * The SDRAM size in MB, of 1/2 CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
312 * 64MB mask for AM, OR3[0:7] = 1111 1100
313 * XAM, OR3[17:18] = 11
314 * 10 columns OR3[19-21] = 011
315 * 12 rows OR3[23-25] = 011
316 * EAD set for extra time OR[31] = 0
318 * 0 4 8 12 16 20 24 28
319 * 1111 1100 0000 0000 0110 1100 1100 0000 = fc006cc0
322 #define CONFIG_SYS_OR3_PRELIM 0xfc006cc0
325 * Base Register 4 and Option Register 4 configure the 2nd 1/2 SDRAM.
326 * The base address, (SDRAM_BASE + 1/2*SIZE), is 0xf4000000.
329 * Base address of 0xf4000000 = BR[0:16] = 1111 0100 0000 0000 0
330 * port-size = 32-bits = BR2[19:20] = 11
331 * no parity checking = BR2[21:22] = 00
332 * SDRAM for MSEL = BR2[24:26] = 011
335 * 0 4 8 12 16 20 24 28
336 * 1111 0000 0000 0000 0001 1000 0110 0001 = f4001861
340 #define CONFIG_SYS_BR4_PRELIM 0xf4001861
343 * The SDRAM size in MB, of 1/2 CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
346 * 64MB mask for AM, OR3[0:7] = 1111 1100
347 * XAM, OR3[17:18] = 11
348 * 10 columns OR3[19-21] = 011
349 * 12 rows OR3[23-25] = 011
350 * EAD set for extra time OR[31] = 0
352 * 0 4 8 12 16 20 24 28
353 * 1111 1100 0000 0000 0110 1100 1100 0000 = fc006cc0
356 #define CONFIG_SYS_OR4_PRELIM 0xfc006cc0
358 #define CONFIG_SYS_LBC_LCRR 0x00000002 /* LB clock ratio reg */
359 #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
360 #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
361 #define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
364 * Common settings for all Local Bus SDRAM commands.
365 * At run time, either BSMA1516 (for CPU 1.1)
366 * or BSMA1617 (for CPU 1.0) (old)
369 #define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
378 #define CONFIG_SYS_INIT_RAM_LOCK 1
379 #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
380 #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
382 #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 /* relocate boot L2SRAM */
384 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
385 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
388 * For soldered on flash, (128kB/sector) we use 2 sectors for u-boot and
389 * one for env+bootpg (CONFIG_SYS_TEXT_BASE=0xfffa_0000, 384kB total). For SODIMM
390 * flash (512kB/sector) we use 1 sector for u-boot, and one for env+bootpg
391 * (CONFIG_SYS_TEXT_BASE=0xfff0_0000, 1MB total). This dynamically sets the right
392 * thing for MONITOR_LEN in both cases.
394 #define CONFIG_SYS_MONITOR_LEN (~CONFIG_SYS_TEXT_BASE + 1)
395 #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
398 #define CONFIG_CONS_INDEX 1
399 #define CONFIG_SYS_NS16550
400 #define CONFIG_SYS_NS16550_SERIAL
401 #define CONFIG_SYS_NS16550_REG_SIZE 1
402 #define CONFIG_SYS_NS16550_CLK (400000000 / CONFIG_SYS_CLK_DIV)
404 #define CONFIG_SYS_BAUDRATE_TABLE \
405 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
407 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
408 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
410 /* Use the HUSH parser */
411 #define CONFIG_SYS_HUSH_PARSER
412 #ifdef CONFIG_SYS_HUSH_PARSER
413 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
416 /* pass open firmware flat tree */
417 #define CONFIG_OF_LIBFDT 1
418 #define CONFIG_OF_BOARD_SETUP 1
419 #define CONFIG_OF_STDOUT_VIA_ALIAS 1
424 #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
425 #define CONFIG_HARD_I2C /* I2C with hardware support*/
426 #undef CONFIG_SOFT_I2C /* I2C bit-banged */
427 #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
428 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
429 #define CONFIG_SYS_I2C_SLAVE 0x7F
430 #define CONFIG_SYS_I2C_OFFSET 0x3000
434 * Memory space is mapped 1-1, but I/O space must start from 0.
436 #define CONFIG_SYS_PCI_VIRT 0x80000000 /* 1G PCI TLB */
437 #define CONFIG_SYS_PCI_PHYS 0x80000000 /* 1G PCI TLB */
439 #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
440 #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
441 #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
442 #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
443 #define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
444 #define CONFIG_SYS_PCI1_IO_BUS 0x00000000
445 #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
446 #define CONFIG_SYS_PCI1_IO_SIZE 0x00800000 /* 8M */
449 #define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
450 #define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
451 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
452 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
453 #define CONFIG_SYS_PCIE1_IO_VIRT 0xe2800000
454 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
455 #define CONFIG_SYS_PCIE1_IO_PHYS 0xe2800000
456 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */
463 #define CONFIG_SYS_RIO_MEM_BASE 0xC0000000
464 #define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 512M */
467 #if defined(CONFIG_PCI)
469 #define CONFIG_PCI_PNP /* do pci plug-and-play */
471 #undef CONFIG_EEPRO100
474 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
476 #endif /* CONFIG_PCI */
479 #if defined(CONFIG_TSEC_ENET)
481 #define CONFIG_MII 1 /* MII PHY management */
482 #define CONFIG_TSEC1 1
483 #define CONFIG_TSEC1_NAME "eTSEC0"
484 #define CONFIG_TSEC2 1
485 #define CONFIG_TSEC2_NAME "eTSEC1"
486 #undef CONFIG_MPC85XX_FEC
488 #define TSEC1_PHY_ADDR 0x19
489 #define TSEC2_PHY_ADDR 0x1a
491 #define TSEC1_PHYIDX 0
492 #define TSEC2_PHYIDX 0
494 #define TSEC1_FLAGS TSEC_GIGABIT
495 #define TSEC2_FLAGS TSEC_GIGABIT
497 /* Options are: eTSEC[0-3] */
498 #define CONFIG_ETHPRIME "eTSEC0"
499 #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
500 #endif /* CONFIG_TSEC_ENET */
505 #define CONFIG_ENV_IS_IN_FLASH 1
506 #define CONFIG_ENV_SIZE 0x2000
507 #if CONFIG_SYS_TEXT_BASE == 0xfff00000 /* Boot from 64MB SODIMM */
508 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x80000)
509 #define CONFIG_ENV_SECT_SIZE 0x80000 /* 512K(one sector) for env */
510 #elif CONFIG_SYS_TEXT_BASE == 0xfffa0000 /* Boot from 8MB soldered flash */
511 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
512 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
514 #warning undefined environment size/location.
517 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
518 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
523 #define CONFIG_BOOTP_BOOTFILESIZE
524 #define CONFIG_BOOTP_BOOTPATH
525 #define CONFIG_BOOTP_GATEWAY
526 #define CONFIG_BOOTP_HOSTNAME
530 * Command line configuration.
532 #include <config_cmd_default.h>
534 #define CONFIG_CMD_PING
535 #define CONFIG_CMD_I2C
536 #define CONFIG_CMD_MII
537 #define CONFIG_CMD_ELF
538 #define CONFIG_CMD_REGINFO
540 #if defined(CONFIG_PCI)
541 #define CONFIG_CMD_PCI
545 #undef CONFIG_WATCHDOG /* watchdog disabled */
548 * Miscellaneous configurable options
550 #define CONFIG_CMDLINE_EDITING /* undef to save memory */
551 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
552 #define CONFIG_SYS_LONGHELP /* undef to save memory */
553 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
554 #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
555 #if defined(CONFIG_CMD_KGDB)
556 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
558 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
560 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
561 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
562 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
563 #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
566 * For booting Linux, the board info and command line data
567 * have to be in the first 8 MB of memory, since this is
568 * the maximum mapped by the Linux kernel during initialization.
570 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
572 #if defined(CONFIG_CMD_KGDB)
573 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
574 #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
578 * Environment Configuration
581 /* The mac addresses for all ethernet interface */
582 #if defined(CONFIG_TSEC_ENET)
583 #define CONFIG_HAS_ETH0
584 #define CONFIG_ETHADDR 02:E0:0C:00:00:FD
585 #define CONFIG_HAS_ETH1
586 #define CONFIG_ETH1ADDR 02:E0:0C:00:01:FD
589 #define CONFIG_IPADDR 192.168.0.55
591 #define CONFIG_HOSTNAME sbc8548
592 #define CONFIG_ROOTPATH "/opt/eldk/ppc_85xx"
593 #define CONFIG_BOOTFILE "/uImage"
594 #define CONFIG_UBOOTPATH /u-boot.bin /* TFTP server */
596 #define CONFIG_SERVERIP 192.168.0.2
597 #define CONFIG_GATEWAYIP 192.168.0.1
598 #define CONFIG_NETMASK 255.255.255.0
600 #define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
602 #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
603 #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
605 #define CONFIG_BAUDRATE 115200
607 #define CONFIG_EXTRA_ENV_SETTINGS \
609 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
610 "tftpflash=tftpboot $loadaddr $uboot; " \
611 "protect off " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
612 "erase " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
613 "cp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize; " \
614 "protect on " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
615 "cmp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
616 "consoledev=ttyS0\0" \
617 "ramdiskaddr=2000000\0" \
618 "ramdiskfile=uRamdisk\0" \
620 "fdtfile=sbc8548.dtb\0"
622 #define CONFIG_NFSBOOTCOMMAND \
623 "setenv bootargs root=/dev/nfs rw " \
624 "nfsroot=$serverip:$rootpath " \
625 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
626 "console=$consoledev,$baudrate $othbootargs;" \
627 "tftp $loadaddr $bootfile;" \
628 "tftp $fdtaddr $fdtfile;" \
629 "bootm $loadaddr - $fdtaddr"
632 #define CONFIG_RAMBOOTCOMMAND \
633 "setenv bootargs root=/dev/ram rw " \
634 "console=$consoledev,$baudrate $othbootargs;" \
635 "tftp $ramdiskaddr $ramdiskfile;" \
636 "tftp $loadaddr $bootfile;" \
637 "tftp $fdtaddr $fdtfile;" \
638 "bootm $loadaddr $ramdiskaddr $fdtaddr"
640 #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
642 #endif /* __CONFIG_H */