2 * WindRiver SBC8349 U-Boot configuration file.
3 * Copyright (c) 2006, 2007 Wind River Systems, Inc.
5 * Paul Gortmaker <paul.gortmaker@windriver.com>
6 * Based on the MPC8349EMDS config.
8 * SPDX-License-Identifier: GPL-2.0+
12 * sbc8349 board configuration file.
19 * High Level Configuration Options
21 #define CONFIG_E300 1 /* E300 Family */
22 #define CONFIG_MPC83xx 1 /* MPC83xx family */
23 #define CONFIG_MPC834x 1 /* MPC834x family */
24 #define CONFIG_MPC8349 1 /* MPC8349 specific */
25 #define CONFIG_SBC8349 1 /* WRS SBC8349 board specific */
27 #define CONFIG_SYS_TEXT_BASE 0xFF800000
29 /* Don't enable PCI2 on sbc834x - it doesn't exist physically. */
30 #undef CONFIG_MPC83XX_PCI2 /* support for 2nd PCI controller */
33 * The default if PCI isn't enabled, or if no PCI clk setting is given
34 * is 66MHz; this is what the board defaults to when the PCI slot is
35 * physically empty. The board will automatically (i.e w/o jumpers)
36 * clock down to 33MHz if you insert a 33MHz PCI card.
39 #define CONFIG_83XX_CLKIN 33000000 /* in Hz */
41 #define CONFIG_83XX_CLKIN 66000000 /* in Hz */
44 #ifndef CONFIG_SYS_CLK_FREQ
46 #define CONFIG_SYS_CLK_FREQ 33000000
47 #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_8X1
49 #define CONFIG_SYS_CLK_FREQ 66000000
50 #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_4X1
54 #undef CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
56 #define CONFIG_SYS_IMMR 0xE0000000
58 #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
59 #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
60 #define CONFIG_SYS_MEMTEST_END 0x00100000
65 #undef CONFIG_DDR_ECC /* only for ECC DDR module */
66 #undef CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */
67 #define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/
68 #define CONFIG_SYS_83XX_DDR_USES_CS0 /* WRS; Fsl board uses CS2/CS3 */
71 * 32-bit data path mode.
73 * Please note that using this mode for devices with the real density of 64-bit
74 * effectively reduces the amount of available memory due to the effect of
75 * wrapping around while translating address to row/columns, for example in the
76 * 256MB module the upper 128MB get aliased with contents of the lower
77 * 128MB); normally this define should be used for devices with real 32-bit
80 #undef CONFIG_DDR_32BIT
82 #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
83 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
84 #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
85 #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN | \
86 DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075)
87 #define CONFIG_DDR_2T_TIMING
89 #if defined(CONFIG_SPD_EEPROM)
91 * Determine DDR configuration from I2C interface.
93 #define SPD_EEPROM_ADDRESS 0x52 /* DDR DIMM */
97 * Manually set up DDR parameters
98 * NB: manual DDR setup untested on sbc834x
100 #define CONFIG_SYS_DDR_SIZE 256 /* MB */
101 #define CONFIG_SYS_DDR_CS2_CONFIG (CSCONFIG_EN \
102 | CSCONFIG_ROW_BIT_13 \
103 | CSCONFIG_COL_BIT_10)
104 #define CONFIG_SYS_DDR_TIMING_1 0x36332321
105 #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
106 #define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
107 #define CONFIG_SYS_DDR_INTERVAL 0x04060100 /* autocharge,no open page */
109 #if defined(CONFIG_DDR_32BIT)
110 /* set burst length to 8 for 32-bit data path */
111 /* DLL,normal,seq,4/2.5, 8 burst len */
112 #define CONFIG_SYS_DDR_MODE 0x00000023
114 /* the default burst length is 4 - for 64-bit data path */
115 /* DLL,normal,seq,4/2.5, 4 burst len */
116 #define CONFIG_SYS_DDR_MODE 0x00000022
121 * SDRAM on the Local Bus
123 #define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000 /* Localbus SDRAM */
124 #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
127 * FLASH on the Local Bus
129 #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
130 #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
131 #define CONFIG_SYS_FLASH_BASE 0xFF800000 /* start of FLASH */
132 #define CONFIG_SYS_FLASH_SIZE 8 /* flash size in MB */
133 /* #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE */
135 #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
136 | BR_PS_16 /* 16 bit port */ \
137 | BR_MS_GPCM /* MSEL = GPCM */ \
140 #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
151 /* window base at flash base */
152 #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
153 #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_8MB)
155 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
156 #define CONFIG_SYS_MAX_FLASH_SECT 64 /* sectors per device */
158 #undef CONFIG_SYS_FLASH_CHECKSUM
159 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
160 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
162 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
164 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
165 #define CONFIG_SYS_RAMBOOT
167 #undef CONFIG_SYS_RAMBOOT
170 #define CONFIG_SYS_INIT_RAM_LOCK 1
171 /* Initial RAM address */
172 #define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000
173 /* Size of used area in RAM*/
174 #define CONFIG_SYS_INIT_RAM_SIZE 0x1000
176 #define CONFIG_SYS_GBL_DATA_OFFSET \
177 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
178 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
180 #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
181 #define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */
184 * Local Bus LCRR and LBCR regs
185 * LCRR: DLL bypass, Clock divider is 4
186 * External Local Bus rate is
187 * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
189 #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
190 #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
191 #define CONFIG_SYS_LBC_LBCR 0x00000000
193 #undef CONFIG_SYS_LB_SDRAM /* if board has SDRAM on local bus */
195 #ifdef CONFIG_SYS_LB_SDRAM
196 /* Local bus BR2, OR2 definition for SDRAM if soldered on the board*/
198 * Base Register 2 and Option Register 2 configure SDRAM.
199 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
202 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
203 * port-size = 32-bits = BR2[19:20] = 11
204 * no parity checking = BR2[21:22] = 00
205 * SDRAM for MSEL = BR2[24:26] = 011
208 * 0 4 8 12 16 20 24 28
209 * 1111 0000 0000 0000 0001 1000 0110 0001 = F0001861
212 #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_LBC_SDRAM_BASE \
217 #define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_LBC_SDRAM_BASE
218 #define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_64MB)
221 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
224 * 64MB mask for AM, OR2[0:7] = 1111 1100
225 * XAM, OR2[17:18] = 11
226 * 9 columns OR2[19-21] = 010
227 * 13 rows OR2[23-25] = 100
228 * EAD set for extra time OR[31] = 1
230 * 0 4 8 12 16 20 24 28
231 * 1111 1100 0000 0000 0110 1001 0000 0001 = FC006901
234 #define CONFIG_SYS_OR2_PRELIM (MEG_TO_AM(CONFIG_SYS_LBC_SDRAM_SIZE) \
236 | ((9 - OR_SDRAM_MIN_COLS) << OR_SDRAM_COLS_SHIFT) \
237 | ((13 - OR_SDRAM_MIN_ROWS) << OR_SDRAM_ROWS_SHIFT) \
241 /* LB sdram refresh timer, about 6us */
242 #define CONFIG_SYS_LBC_LSRT 0x32000000
243 /* LB refresh timer prescal, 266MHz/32 */
244 #define CONFIG_SYS_LBC_MRTPR 0x20000000
246 #define CONFIG_SYS_LBC_LSDMR_COMMON (LSDMR_RFEN \
256 * SDRAM Controller configuration sequence.
258 #define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
259 #define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
260 #define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
261 #define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
262 #define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
268 #define CONFIG_CONS_INDEX 1
269 #define CONFIG_SYS_NS16550
270 #define CONFIG_SYS_NS16550_SERIAL
271 #define CONFIG_SYS_NS16550_REG_SIZE 1
272 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
274 #define CONFIG_SYS_BAUDRATE_TABLE \
275 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
277 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
278 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
280 #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
281 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
282 /* Use the HUSH parser */
283 #define CONFIG_SYS_HUSH_PARSER
285 /* pass open firmware flat tree */
286 #define CONFIG_OF_LIBFDT 1
287 #define CONFIG_OF_BOARD_SETUP 1
288 #define CONFIG_OF_STDOUT_VIA_ALIAS 1
291 #define CONFIG_SYS_I2C
292 #define CONFIG_SYS_I2C_FSL
293 #define CONFIG_SYS_FSL_I2C_SPEED 400000
294 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
295 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
296 #define CONFIG_SYS_FSL_I2C2_SPEED 400000
297 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
298 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
299 #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69}, {1, 0x69} }
300 /* could also use CONFIG_I2C_MULTI_BUS and CONFIG_SYS_SPD_BUS_NUM... */
303 #define CONFIG_SYS_TSEC1_OFFSET 0x24000
304 #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
305 #define CONFIG_SYS_TSEC2_OFFSET 0x25000
306 #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
310 * Addresses are mapped 1-1.
312 #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
313 #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
314 #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
315 #define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
316 #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
317 #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
318 #define CONFIG_SYS_PCI1_IO_BASE 0x00000000
319 #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
320 #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
322 #define CONFIG_SYS_PCI2_MEM_BASE 0xA0000000
323 #define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
324 #define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */
325 #define CONFIG_SYS_PCI2_MMIO_BASE 0xB0000000
326 #define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE
327 #define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */
328 #define CONFIG_SYS_PCI2_IO_BASE 0x00000000
329 #define CONFIG_SYS_PCI2_IO_PHYS 0xE2100000
330 #define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */
332 #if defined(CONFIG_PCI)
336 #if defined(PCI_64BIT)
342 #define CONFIG_PCI_PNP /* do pci plug-and-play */
344 #undef CONFIG_EEPRO100
347 #if !defined(CONFIG_PCI_PNP)
348 #define PCI_ENET0_IOADDR 0xFIXME
349 #define PCI_ENET0_MEMADDR 0xFIXME
350 #define PCI_IDSEL_NUMBER 0xFIXME
353 #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
354 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
356 #endif /* CONFIG_PCI */
361 #define CONFIG_TSEC_ENET /* TSEC ethernet support */
363 #if defined(CONFIG_TSEC_ENET)
365 #define CONFIG_TSEC1 1
366 #define CONFIG_TSEC1_NAME "TSEC0"
367 #define CONFIG_TSEC2 1
368 #define CONFIG_TSEC2_NAME "TSEC1"
369 #define CONFIG_PHY_BCM5421S 1
370 #define TSEC1_PHY_ADDR 0x19
371 #define TSEC2_PHY_ADDR 0x1a
372 #define TSEC1_PHYIDX 0
373 #define TSEC2_PHYIDX 0
374 #define TSEC1_FLAGS TSEC_GIGABIT
375 #define TSEC2_FLAGS TSEC_GIGABIT
377 /* Options are: TSEC[0-1] */
378 #define CONFIG_ETHPRIME "TSEC0"
380 #endif /* CONFIG_TSEC_ENET */
385 #ifndef CONFIG_SYS_RAMBOOT
386 #define CONFIG_ENV_IS_IN_FLASH 1
387 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
388 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
389 #define CONFIG_ENV_SIZE 0x2000
391 /* Address and size of Redundant Environment Sector */
392 #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
393 #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
396 #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
397 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
398 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
399 #define CONFIG_ENV_SIZE 0x2000
402 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
403 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
409 #define CONFIG_BOOTP_BOOTFILESIZE
410 #define CONFIG_BOOTP_BOOTPATH
411 #define CONFIG_BOOTP_GATEWAY
412 #define CONFIG_BOOTP_HOSTNAME
416 * Command line configuration.
418 #include <config_cmd_default.h>
420 #define CONFIG_CMD_I2C
421 #define CONFIG_CMD_MII
422 #define CONFIG_CMD_PING
424 #if defined(CONFIG_PCI)
425 #define CONFIG_CMD_PCI
428 #if defined(CONFIG_SYS_RAMBOOT)
429 #undef CONFIG_CMD_SAVEENV
430 #undef CONFIG_CMD_LOADS
434 #undef CONFIG_WATCHDOG /* watchdog disabled */
437 * Miscellaneous configurable options
439 #define CONFIG_SYS_LONGHELP /* undef to save memory */
440 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
442 #if defined(CONFIG_CMD_KGDB)
443 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
445 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
448 /* Print Buffer Size */
449 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
450 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
451 /* Boot Argument Buffer Size */
452 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
455 * For booting Linux, the board info and command line data
456 * have to be in the first 256 MB of memory, since this is
457 * the maximum mapped by the Linux kernel during initialization.
459 /* Initial Memory map for Linux*/
460 #define CONFIG_SYS_BOOTMAPSZ (256 << 20)
462 #define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */
465 #define CONFIG_SYS_HRCW_LOW (\
466 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
467 HRCWL_DDR_TO_SCB_CLK_1X1 |\
468 HRCWL_CSB_TO_CLKIN |\
470 HRCWL_CORE_TO_CSB_2X1)
472 #define CONFIG_SYS_HRCW_LOW (\
473 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
474 HRCWL_DDR_TO_SCB_CLK_1X1 |\
475 HRCWL_CSB_TO_CLKIN |\
477 HRCWL_CORE_TO_CSB_3X1)
479 #define CONFIG_SYS_HRCW_LOW (\
480 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
481 HRCWL_DDR_TO_SCB_CLK_1X1 |\
482 HRCWL_CSB_TO_CLKIN |\
484 HRCWL_CORE_TO_CSB_2X1)
486 #define CONFIG_SYS_HRCW_LOW (\
487 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
488 HRCWL_DDR_TO_SCB_CLK_1X1 |\
489 HRCWL_CSB_TO_CLKIN |\
491 HRCWL_CORE_TO_CSB_1X1)
493 #define CONFIG_SYS_HRCW_LOW (\
494 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
495 HRCWL_DDR_TO_SCB_CLK_1X1 |\
496 HRCWL_CSB_TO_CLKIN |\
498 HRCWL_CORE_TO_CSB_1X1)
501 #if defined(PCI_64BIT)
502 #define CONFIG_SYS_HRCW_HIGH (\
505 HRCWH_PCI1_ARBITER_ENABLE |\
506 HRCWH_PCI2_ARBITER_DISABLE |\
508 HRCWH_FROM_0X00000100 |\
509 HRCWH_BOOTSEQ_DISABLE |\
510 HRCWH_SW_WATCHDOG_DISABLE |\
511 HRCWH_ROM_LOC_LOCAL_16BIT |\
512 HRCWH_TSEC1M_IN_GMII |\
513 HRCWH_TSEC2M_IN_GMII)
515 #define CONFIG_SYS_HRCW_HIGH (\
518 HRCWH_PCI1_ARBITER_ENABLE |\
519 HRCWH_PCI2_ARBITER_ENABLE |\
521 HRCWH_FROM_0X00000100 |\
522 HRCWH_BOOTSEQ_DISABLE |\
523 HRCWH_SW_WATCHDOG_DISABLE |\
524 HRCWH_ROM_LOC_LOCAL_16BIT |\
525 HRCWH_TSEC1M_IN_GMII |\
526 HRCWH_TSEC2M_IN_GMII)
529 /* System IO Config */
530 #define CONFIG_SYS_SICRH 0
531 #define CONFIG_SYS_SICRL SICRL_LDP_A
533 #define CONFIG_SYS_HID0_INIT 0x000000000
534 #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK \
535 | HID0_ENABLE_INSTRUCTION_CACHE)
537 /* #define CONFIG_SYS_HID0_FINAL (\
538 HID0_ENABLE_INSTRUCTION_CACHE |\
540 HID0_ENABLE_ADDRESS_BROADCAST) */
543 #define CONFIG_SYS_HID2 HID2_HBE
545 #define CONFIG_HIGH_BATS 1 /* High BATs supported */
547 /* DDR @ 0x00000000 */
548 #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
551 #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
556 /* PCI @ 0x80000000 */
558 #define CONFIG_PCI_INDIRECT_BRIDGE
559 #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE \
562 #define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \
566 #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \
568 | BATL_CACHEINHIBIT \
569 | BATL_GUARDEDSTORAGE)
570 #define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \
575 #define CONFIG_SYS_IBAT1L (0)
576 #define CONFIG_SYS_IBAT1U (0)
577 #define CONFIG_SYS_IBAT2L (0)
578 #define CONFIG_SYS_IBAT2U (0)
581 #ifdef CONFIG_MPC83XX_PCI2
582 #define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE \
585 #define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE \
589 #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE \
591 | BATL_CACHEINHIBIT \
592 | BATL_GUARDEDSTORAGE)
593 #define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE \
598 #define CONFIG_SYS_IBAT3L (0)
599 #define CONFIG_SYS_IBAT3U (0)
600 #define CONFIG_SYS_IBAT4L (0)
601 #define CONFIG_SYS_IBAT4U (0)
604 /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 */
605 #define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \
607 | BATL_CACHEINHIBIT \
608 | BATL_GUARDEDSTORAGE)
609 #define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \
614 /* LBC SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
615 #define CONFIG_SYS_IBAT6L (CONFIG_SYS_LBC_SDRAM_BASE \
617 | BATL_MEMCOHERENCE \
618 | BATL_GUARDEDSTORAGE)
619 #define CONFIG_SYS_IBAT6U (CONFIG_SYS_LBC_SDRAM_BASE \
624 #define CONFIG_SYS_IBAT7L (0)
625 #define CONFIG_SYS_IBAT7U (0)
627 #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
628 #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
629 #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
630 #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
631 #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
632 #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
633 #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
634 #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
635 #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
636 #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
637 #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
638 #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
639 #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
640 #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
641 #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
642 #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
644 #if defined(CONFIG_CMD_KGDB)
645 #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
649 * Environment Configuration
651 #define CONFIG_ENV_OVERWRITE
653 #if defined(CONFIG_TSEC_ENET)
654 #define CONFIG_HAS_ETH0
655 #define CONFIG_HAS_ETH1
658 #define CONFIG_HOSTNAME SBC8349
659 #define CONFIG_ROOTPATH "/tftpboot/rootfs"
660 #define CONFIG_BOOTFILE "uImage"
662 /* default location for tftp and bootm */
663 #define CONFIG_LOADADDR 800000
665 #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
666 #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
668 #define CONFIG_BAUDRATE 115200
670 #define CONFIG_EXTRA_ENV_SETTINGS \
672 "hostname=sbc8349\0" \
673 "nfsargs=setenv bootargs root=/dev/nfs rw " \
674 "nfsroot=${serverip}:${rootpath}\0" \
675 "ramargs=setenv bootargs root=/dev/ram rw\0" \
676 "addip=setenv bootargs ${bootargs} " \
677 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
678 ":${hostname}:${netdev}:off panic=1\0" \
679 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
680 "flash_nfs=run nfsargs addip addtty;" \
681 "bootm ${kernel_addr}\0" \
682 "flash_self=run ramargs addip addtty;" \
683 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
684 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
686 "load=tftp 100000 /tftpboot/sbc8349/u-boot.bin\0" \
687 "update=protect off ff800000 ff83ffff; " \
688 "era ff800000 ff83ffff; cp.b 100000 ff800000 ${filesize}\0" \
689 "upd=run load update\0" \
691 "fdtfile=sbc8349.dtb\0" \
694 #define CONFIG_NFSBOOTCOMMAND \
695 "setenv bootargs root=/dev/nfs rw " \
696 "nfsroot=$serverip:$rootpath " \
697 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
699 "console=$consoledev,$baudrate $othbootargs;" \
700 "tftp $loadaddr $bootfile;" \
701 "tftp $fdtaddr $fdtfile;" \
702 "bootm $loadaddr - $fdtaddr"
704 #define CONFIG_RAMBOOTCOMMAND \
705 "setenv bootargs root=/dev/ram rw " \
706 "console=$consoledev,$baudrate $othbootargs;" \
707 "tftp $ramdiskaddr $ramdiskfile;" \
708 "tftp $loadaddr $bootfile;" \
709 "tftp $fdtaddr $fdtfile;" \
710 "bootm $loadaddr $ramdiskaddr $fdtaddr"
712 #define CONFIG_BOOTCOMMAND "run flash_self"
714 #endif /* __CONFIG_H */