4 * See file CREDITS for list of people who contributed to this
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * board/config.h - configuration options, board specific
31 * High Level Configuration Options
35 #define CONFIG_405GP 1 /* This is a PPC405 CPU */
36 #define CONFIG_4xx 1 /* ...member of PPC4xx family */
37 #define CONFIG_SBC405 1 /* ...on a WR SBC405 board */
39 #define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
40 #define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
42 #define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
44 #define CONFIG_BAUDRATE 9600
46 #define CONFIG_PREBOOT "echo;echo Welcome to U-Boot for the sbc405;echo;echo Type \"? or help\" to get on-line help;echo"
48 #define CONFIG_RAMBOOT \
49 "setenv bootargs root=/dev/ram rw nfsroot=${serverip}:${rootpath} " \
50 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off;" \
51 "bootm ffc00000 ffca0000"
52 #define CONFIG_NFSBOOT \
53 "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
54 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off;" \
57 #undef CONFIG_BOOTARGS
58 #define CONFIG_BOOTCOMMAND "version;echo;tftpboot ${loadaddr} ${loadfile};bootvx" /* autoboot command */
61 #define CONFIG_PPC4xx_EMAC
62 #define CONFIG_MII 1 /* MII PHY management */
63 #define CONFIG_PHY_ADDR 0 /* PHY address */
64 #define CONFIG_PHY_RESET_DELAY 300 /* Intel LXT971A needs this */
65 #define CONFIG_NET_MULTI
67 #define CONFIG_EXTRA_ENV_SETTINGS \
68 "bootargs=emac(0,0)host:/T221ppc/target/config/sbc405/vxWorks.st " \
69 "e=192.168.193.102:ffffffe0 h=192.168.193.100 u=target pw=hello " \
70 "f=0x08 tn=sbc405 o=emac \0" \
71 "env_startaddr=FF000000\0" \
72 "env_endaddr=FF03FFFF\0" \
73 "loadfile=vxWorks.st\0" \
74 "loadaddr=0x01000000\0" \
75 "net_load=tftpboot ${loadaddr} ${loadfile}\0" \
76 "uboot_startaddr=FFFC0000\0" \
77 "uboot_endaddr=FFFFFFFF\0" \
78 "update=tftp ${loadaddr} u-boot.bin;" \
79 "protect off ${uboot_startaddr} ${uboot_endaddr};" \
80 "era ${uboot_startaddr} ${uboot_endaddr};" \
81 "cp.b ${loadaddr} ${uboot_startaddr} ${filesize};" \
82 "protect on ${uboot_startaddr} ${uboot_endaddr}\0" \
83 "zapenv=protect off ${env_startaddr} ${env_endaddr};" \
84 "era ${env_startaddr} ${env_endaddr};" \
85 "protect on ${env_startaddr} ${env_endaddr}\0"
87 #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
92 #define CONFIG_BOOTP_SUBNETMASK
93 #define CONFIG_BOOTP_GATEWAY
94 #define CONFIG_BOOTP_HOSTNAME
95 #define CONFIG_BOOTP_BOOTPATH
96 #define CONFIG_BOOTP_BOOTFILESIZE
99 #define CONFIG_ENV_OVERWRITE
103 * Command line configuration.
105 #include <config_cmd_default.h>
107 #define CONFIG_CMD_BSP
108 #define CONFIG_CMD_ELF
109 #define CONFIG_CMD_I2C
110 #define CONFIG_CMD_IRQ
111 #define CONFIG_CMD_MII
112 #define CONFIG_CMD_PCI
113 #define CONFIG_CMD_PING
114 #define CONFIG_CMD_SDRAM
117 #undef CONFIG_WATCHDOG /* watchdog disabled */
119 #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
121 #define CONFIG_ETHADDR DE:AD:BE:EF:01:01 /* Ethernet address */
122 #define CONFIG_IPADDR 192.168.193.102
123 #define CONFIG_NETMASK 255.255.255.224
124 #define CONFIG_SERVERIP 192.168.193.119
125 #define CONFIG_GATEWAYIP 192.168.193.97
128 * Miscellaneous configurable options
130 #define CONFIG_SYS_LONGHELP /* undef to save memory */
131 #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
133 #undef CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
134 #ifdef CONFIG_SYS_HUSH_PARSER
135 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
138 #if defined(CONFIG_CMD_KGDB)
139 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
141 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
143 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
144 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
145 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
147 #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
148 #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
150 #define CONFIG_CONS_INDEX 1 /* Use UART0 */
151 #define CONFIG_SYS_NS16550
152 #define CONFIG_SYS_NS16550_SERIAL
153 #define CONFIG_SYS_NS16550_REG_SIZE 1
154 #define CONFIG_SYS_NS16550_CLK get_serial_clock()
156 #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
157 #define CONFIG_SYS_BASE_BAUD 691200
159 /* The following table includes the supported baudrates */
160 #define CONFIG_SYS_BAUDRATE_TABLE \
161 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
162 57600, 115200, 230400, 460800, 921600 }
164 #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
165 #define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_info (bd_t) */
167 #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
169 #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
171 #define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
173 #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
174 #undef CONFIG_SOFT_I2C /* I2C bit-banged */
175 #define CONFIG_PPC4XX_I2C /* use PPC4xx driver */
176 #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
177 #define CONFIG_SYS_I2C_SLAVE 0x7F
179 /*-----------------------------------------------------------------------
181 *-----------------------------------------------------------------------
183 #define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
184 #define PCI_HOST_FORCE 1 /* configure as pci host */
185 #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
187 #define CONFIG_PCI /* include pci support */
188 #define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
189 #define CONFIG_PCI_PNP /* do pci plug-and-play */
190 /* resource configuration */
192 #define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
194 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
195 #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0408 /* PCI Device ID: PMC-405 */
196 #define CONFIG_SYS_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
197 #define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
198 #define CONFIG_SYS_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */
199 #define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
200 #define CONFIG_SYS_PCI_PTM2LA 0xffc00000 /* point to flash */
201 #define CONFIG_SYS_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
202 #define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
204 /*-----------------------------------------------------------------------
205 * Start addresses for the final memory configuration
206 * (Set up by the startup code)
207 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
209 #define CONFIG_SYS_SDRAM_BASE 0x00000000
210 #define CONFIG_SYS_MONITOR_BASE 0xFFFC0000
211 #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
212 #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
215 * For booting Linux, the board info and command line data
216 * have to be in the first 8 MB of memory, since this is
217 * the maximum mapped by the Linux kernel during initialization.
219 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
221 /*-----------------------------------------------------------------------
224 #define CONFIG_SYS_FLASH_BASE 0xFF000000
225 #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
226 #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
227 #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Flash Erase Timeout (in ms) */
228 #define CONFIG_SYS_FLASH_INCREMENT 0x01000000
229 #undef CONFIG_SYS_FLASH_PROTECTION /* don't use hardware protection */
230 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
231 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
232 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
233 #define CONFIG_SYS_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
235 /*-----------------------------------------------------------------------
236 * Environment Variable setup
238 #define CONFIG_ENV_ADDR CONFIG_SYS_FLASH_BASE /* starting right at the beginning */
239 #define CONFIG_ENV_IS_IN_FLASH 1
240 #define CONFIG_ENV_OFFSET 0 /* starting right at the beginning */
241 #define CONFIG_ENV_SECT_SIZE 0x40000 /* see README - env sector total size */
242 #define CONFIG_ENV_SIZE 0x40000 /* Total Size of Environment Sector */
244 /*-----------------------------------------------------------------------
245 * External Bus Controller (EBC) Setup
247 #define FLASH0_BA CONFIG_SYS_FLASH_BASE /* FLASH 0 Base Address */
249 /* Memory Bank 0 (Flash Bank 0) initialization */
250 #define CONFIG_SYS_EBC_PB0AP 0x92015480
251 #define CONFIG_SYS_EBC_PB0CR FLASH0_BA | 0x9C000 /* BAS=0xFF0,BS=16MB,BU=R/W,BW=32bit*/
253 /*-----------------------------------------------------------------------
254 * Definitions for initial stack pointer and data area (in data cache)
257 /* use on chip memory ( OCM ) for temperary stack until sdram is tested */
258 #define CONFIG_SYS_TEMP_STACK_OCM 1
260 /* On Chip Memory location */
261 #define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
262 #define CONFIG_SYS_OCM_DATA_SIZE 0x1000
264 #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
265 #define CONFIG_SYS_INIT_RAM_END CONFIG_SYS_OCM_DATA_SIZE /* End of used area in RAM */
266 #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
267 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
268 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
270 /*-----------------------------------------------------------------------
271 * Definitions for Serial Presence Detect EEPROM address
272 * (to get SDRAM settings)
274 #define SPD_EEPROM_ADDRESS 0x50
275 #define CONFIG_SPD_EEPROM 1 /* use SPD EEPROM for setup */
278 * Internal Definitions
282 #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
283 #define BOOTFLAG_WARM 0x02 /* Software reboot */
285 #endif /* __CONFIG_H */