3 * Murray Jensen <Murray.Jensen@cmst.csiro.au>
6 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
7 * Marius Groeger <mgroeger@sysgo.de>
10 * Advent Networks, Inc. <http://www.adventnetworks.com>
11 * Jay Monkman <jtm@smoothsmoothie.com>
13 * Configuration settings for the WindRiver SBC8260 board.
14 * See http://www.windriver.com/products/html/sbc8260.html
16 * See file CREDITS for list of people who contributed to this
19 * This program is free software; you can redistribute it and/or
20 * modify it under the terms of the GNU General Public License as
21 * published by the Free Software Foundation; either version 2 of
22 * the License, or (at your option) any later version.
24 * This program is distributed in the hope that it will be useful,
25 * but WITHOUT ANY WARRANTY; without even the implied warranty of
26 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
27 * GNU General Public License for more details.
29 * You should have received a copy of the GNU General Public License
30 * along with this program; if not, write to the Free Software
31 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
38 #undef DEBUG_BOOTP_EXT /* Debug received vendor fields */
40 #undef CONFIG_LOGBUFFER /* External logbuffer support */
42 /*****************************************************************************
44 * These settings must match the way _your_ board is set up
46 *****************************************************************************/
48 /* What is the oscillator's (UX2) frequency in Hz? */
49 #define CONFIG_8260_CLKIN 66666600
51 /*-----------------------------------------------------------------------
52 * MODCK_H & MODCLK[1-3] - Ref: Section 9.2 in MPC8206 User Manual
53 *-----------------------------------------------------------------------
54 * What should MODCK_H be? It is dependent on the oscillator
55 * frequency, MODCK[1-3], and desired CPM and core frequencies.
56 * Here are some example values (all frequencies are in MHz):
58 * MODCK_H MODCK[1-3] Osc CPM Core S2-6 S2-7 S2-8
59 * ------- ---------- --- --- ---- ----- ----- -----
60 * 0x1 0x5 33 100 133 Open Close Open
61 * 0x1 0x6 33 100 166 Open Open Close
62 * 0x1 0x7 33 100 200 Open Open Open
64 * 0x2 0x2 33 133 133 Close Open Close
65 * 0x2 0x3 33 133 166 Close Open Open
66 * 0x2 0x4 33 133 200 Open Close Close
67 * 0x2 0x5 33 133 233 Open Close Open
68 * 0x2 0x6 33 133 266 Open Open Close
70 * 0x5 0x5 66 133 133 Open Close Open
71 * 0x5 0x6 66 133 166 Open Open Close
72 * 0x5 0x7 66 133 200 Open Open Open
73 * 0x6 0x0 66 133 233 Close Close Close
74 * 0x6 0x1 66 133 266 Close Close Open
75 * 0x6 0x2 66 133 300 Close Open Close
77 #define CFG_SBC_MODCK_H 0x05
79 /* Define this if you want to boot from 0x00000100. If you don't define
80 * this, you will need to program the bootloader to 0xfff00000, and
81 * get the hardware reset config words at 0xfe000000. The simplest
82 * way to do that is to program the bootloader at both addresses.
83 * It is suggested that you just let U-Boot live at 0x00000000.
85 #define CFG_SBC_BOOT_LOW 1
87 /* What should the base address of the main FLASH be and how big is
88 * it (in MBytes)? This must contain TEXT_BASE from board/sacsng/config.mk
89 * The main FLASH is whichever is connected to *CS0.
91 #define CFG_FLASH0_BASE 0x40000000
92 #define CFG_FLASH0_SIZE 2
94 /* What should the base address of the secondary FLASH be and how big
95 * is it (in Mbytes)? The secondary FLASH is whichever is connected
98 #define CFG_FLASH1_BASE 0x60000000
99 #define CFG_FLASH1_SIZE 2
101 /* Define CONFIG_VERY_BIG_RAM to allow use of SDRAMs larger than 256MBytes
103 #define CONFIG_VERY_BIG_RAM 1
105 /* What should be the base address of SDRAM DIMM and how big is
106 * it (in Mbytes)? This will normally auto-configure via the SPD.
108 #define CFG_SDRAM0_BASE 0x00000000
109 #define CFG_SDRAM0_SIZE 64
112 * Memory map example with 64 MB DIMM:
114 * 0x0000 0000 Exception Vector code, 8k
117 * 0x0000 2000 Free for Application Use
123 * 0x03F5 FF30 Monitor Stack (Growing downward)
124 * Monitor Stack Buffer (0x80)
125 * 0x03F5 FFB0 Board Info Data
126 * 0x03F6 0000 Malloc Arena
127 * : CFG_ENV_SECT_SIZE, 16k
128 * : CFG_MALLOC_LEN, 128k
129 * 0x03FC 0000 RAM Copy of Monitor Code
130 * : CFG_MONITOR_LEN, 256k
131 * 0x03FF FFFF [End of RAM], CFG_SDRAM_SIZE - 1
134 #define CONFIG_POST (CFG_POST_MEMORY | \
139 * select serial console configuration
141 * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
142 * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
145 * if CONFIG_CONS_NONE is defined, then the serial console routines must
148 #define CONFIG_CONS_ON_SMC 1 /* define if console on SMC */
149 #undef CONFIG_CONS_ON_SCC /* define if console on SCC */
150 #undef CONFIG_CONS_NONE /* define if console on neither */
151 #define CONFIG_CONS_INDEX 1 /* which SMC/SCC channel for console */
154 * select ethernet configuration
156 * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then
157 * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3
160 * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
161 * defined elsewhere (as for the console), or CONFIG_CMD_NET must be unset.
164 #undef CONFIG_ETHER_ON_SCC
165 #define CONFIG_ETHER_ON_FCC
166 #undef CONFIG_ETHER_NONE /* define if ethernet on neither */
168 #ifdef CONFIG_ETHER_ON_SCC
169 #define CONFIG_ETHER_INDEX 1 /* which SCC/FCC channel for ethernet */
170 #endif /* CONFIG_ETHER_ON_SCC */
172 #ifdef CONFIG_ETHER_ON_FCC
173 #define CONFIG_ETHER_INDEX 2 /* which SCC/FCC channel for ethernet */
174 #undef CONFIG_ETHER_LOOPBACK_TEST /* Ethernet external loopback test */
175 #define CONFIG_MII /* MII PHY management */
176 #define CONFIG_BITBANGMII /* bit-bang MII PHY management */
178 * Port pins used for bit-banged MII communictions (if applicable).
181 #define MDIO_PORT 2 /* Port A=0, B=1, C=2, D=3 */
182 #define MDIO_ACTIVE (iop->pdir |= 0x40000000)
183 #define MDIO_TRISTATE (iop->pdir &= ~0x40000000)
184 #define MDIO_READ ((iop->pdat & 0x40000000) != 0)
186 #define MDIO(bit) if(bit) iop->pdat |= 0x40000000; \
187 else iop->pdat &= ~0x40000000
189 #define MDC(bit) if(bit) iop->pdat |= 0x80000000; \
190 else iop->pdat &= ~0x80000000
192 #define MIIDELAY udelay(50)
193 #endif /* CONFIG_ETHER_ON_FCC */
195 #if defined(CONFIG_ETHER_ON_SCC) && (CONFIG_ETHER_INDEX == 1)
201 # define CFG_CMXSCR_VALUE (CMXSCR_RS1CS_CLK11 | CMXSCR_TS1CS_CLK12)
203 #elif defined(CONFIG_ETHER_ON_FCC) && (CONFIG_ETHER_INDEX == 2)
208 * - Select bus for bd/buffers (see 28-13)
209 * - Enable Full Duplex in FSMR
211 # define CFG_CMXFCR_MASK (CMXFCR_FC2|CMXFCR_RF2CS_MSK|CMXFCR_TF2CS_MSK)
212 # define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13|CMXFCR_TF2CS_CLK14)
213 # define CFG_CPMFCR_RAMTYPE 0
214 # define CFG_FCC_PSMR (FCC_PSMR_FDE | FCC_PSMR_LPB)
216 #endif /* CONFIG_ETHER_ON_FCC, CONFIG_ETHER_INDEX */
218 #define CONFIG_SHOW_BOOT_PROGRESS 1 /* boot progress enabled */
221 * Configure for RAM tests.
223 #undef CFG_DRAM_TEST /* calls other tests in board.c */
227 * Status LED for power up status feedback.
229 #define CONFIG_STATUS_LED 1 /* Status LED enabled */
231 #define STATUS_LED_PAR im_ioport.iop_ppara
232 #define STATUS_LED_DIR im_ioport.iop_pdira
233 #define STATUS_LED_ODR im_ioport.iop_podra
234 #define STATUS_LED_DAT im_ioport.iop_pdata
236 #define STATUS_LED_BIT 0x00000800 /* LED 0 is on PA.20 */
237 #define STATUS_LED_PERIOD (CFG_HZ)
238 #define STATUS_LED_STATE STATUS_LED_OFF
239 #define STATUS_LED_BIT1 0x00001000 /* LED 1 is on PA.19 */
240 #define STATUS_LED_PERIOD1 (CFG_HZ)
241 #define STATUS_LED_STATE1 STATUS_LED_OFF
242 #define STATUS_LED_BIT2 0x00002000 /* LED 2 is on PA.18 */
243 #define STATUS_LED_PERIOD2 (CFG_HZ/2)
244 #define STATUS_LED_STATE2 STATUS_LED_ON
246 #define STATUS_LED_ACTIVE 0 /* LED on for bit == 0 */
248 #define STATUS_LED_YELLOW 0
249 #define STATUS_LED_GREEN 1
250 #define STATUS_LED_RED 2
251 #define STATUS_LED_BOOT 1
255 * Select SPI support configuration
257 #define CONFIG_SOFT_SPI /* Enable SPI driver */
258 #define MAX_SPI_BYTES 4 /* Maximum number of bytes we can handle */
259 #undef DEBUG_SPI /* Disable SPI debugging */
262 * Software (bit-bang) SPI driver configuration
264 #ifdef CONFIG_SOFT_SPI
267 * Software (bit-bang) SPI driver configuration
269 #define I2C_SCLK 0x00002000 /* PD 18: Shift clock */
270 #define I2C_MOSI 0x00004000 /* PD 17: Master Out, Slave In */
271 #define I2C_MISO 0x00008000 /* PD 16: Master In, Slave Out */
273 #undef SPI_INIT /* no port initialization needed */
274 #define SPI_READ ((immr->im_ioport.iop_pdatd & I2C_MISO) != 0)
275 #define SPI_SDA(bit) if(bit) immr->im_ioport.iop_pdatd |= I2C_MOSI; \
276 else immr->im_ioport.iop_pdatd &= ~I2C_MOSI
277 #define SPI_SCL(bit) if(bit) immr->im_ioport.iop_pdatd |= I2C_SCLK; \
278 else immr->im_ioport.iop_pdatd &= ~I2C_SCLK
279 #define SPI_DELAY /* No delay is needed */
280 #endif /* CONFIG_SOFT_SPI */
284 * select I2C support configuration
286 * Supported configurations are {none, software, hardware} drivers.
287 * If the software driver is chosen, there are some additional
288 * configuration items that the driver uses to drive the port pins.
290 #undef CONFIG_HARD_I2C /* I2C with hardware support */
291 #define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
292 #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
293 #define CFG_I2C_SLAVE 0x7F
296 * Software (bit-bang) I2C driver configuration
298 #ifdef CONFIG_SOFT_I2C
299 #define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */
300 #define I2C_ACTIVE (iop->pdir |= 0x00010000)
301 #define I2C_TRISTATE (iop->pdir &= ~0x00010000)
302 #define I2C_READ ((iop->pdat & 0x00010000) != 0)
303 #define I2C_SDA(bit) if(bit) iop->pdat |= 0x00010000; \
304 else iop->pdat &= ~0x00010000
305 #define I2C_SCL(bit) if(bit) iop->pdat |= 0x00020000; \
306 else iop->pdat &= ~0x00020000
307 #define I2C_DELAY udelay(20) /* 1/4 I2C clock duration */
308 #endif /* CONFIG_SOFT_I2C */
310 /* Define this to reserve an entire FLASH sector for
311 * environment variables. Otherwise, the environment will be
312 * put in the same sector as U-Boot, and changing variables
313 * will erase U-Boot temporarily
315 #define CFG_ENV_IN_OWN_SECT 1
317 /* Define this to contain any number of null terminated strings that
318 * will be part of the default enviroment compiled into the boot image.
320 #define CONFIG_EXTRA_ENV_SETTINGS \
322 "serverip=192.168.123.205\0" \
323 "ipaddr=192.168.123.203\0" \
324 "checkhostname=VR8500\0" \
327 "tftpboot 0x140000 /bdi2000/u-boot.bin; " \
328 "protect off 60000000 6003FFFF; " \
329 "erase 60000000 6003FFFF; " \
330 "cp.b 140000 60000000 ${filesize}; " \
331 "protect on 60000000 6003FFFF\0" \
333 "protect off 60040000 6004FFFF; " \
334 "erase 60040000 6004FFFF; " \
335 "cp.b 40040000 60040000 10000; " \
336 "protect on 60040000 6004FFFF\0" \
338 "protect off 60000000 6003FFFF; " \
339 "erase 60000000 6003FFFF; " \
340 "cp.b 40000000 60000000 40000; " \
341 "protect on 60000000 6003FFFF\0" \
343 "protect off 40040000 4004FFFF; " \
344 "erase 40040000 4004FFFF; " \
345 "protect on 40040000 4004FFFF\0" \
347 "protect off 60040000 6004FFFF; " \
348 "erase 60040000 6004FFFF; " \
349 "protect on 60040000 6004FFFF\0" \
355 "setenv bootargs root=/dev/ram0 rw quiet " \
356 "ip=\\${ipaddr}:\\${serverip}:\\${gatewayip}:\\${netmask}:\\${hostname}::off\\;" \
359 "root-on-initrd-debug="\
364 "setenv bootargs root=/dev/ram0 rw debug " \
365 "ip=\\${ipaddr}:\\${serverip}:\\${gatewayip}:\\${netmask}:\\${hostname}::off\\;" \
366 "run debug-hook\\;" \
374 "setenv bootargs root=/dev/nfs rw quiet " \
375 "nfsroot=\\${serverip}:\\${rootpath} " \
376 "ip=\\${ipaddr}:\\${serverip}:\\${gatewayip}:\\${netmask}:\\${hostname}::off\\;" \
379 "root-on-nfs-debug="\
384 "setenv bootargs root=/dev/nfs rw debug " \
385 "nfsroot=\\${serverip}:\\${rootpath} " \
386 "ip=\\${ipaddr}:\\${serverip}:\\${gatewayip}:\\${netmask}:\\${hostname}::off\\;" \
387 "run debug-hook\\;" \
391 "setenv checkhostname;" \
392 "setenv ethaddr 00:09:70:00:00:01;" \
394 "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} debug " \
395 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off;" \
400 "echo ipaddr ${ipaddr};" \
401 "echo serverip ${serverip};" \
402 "echo gatewayip ${gatewayip};" \
403 "echo netmask ${netmask};" \
404 "echo hostname ${hostname}\0" \
405 "ana=run adc ; run dac\0" \
406 "adc=run adc-12 ; run adc-34\0" \
407 "adc-12=echo ### ADC-12 ; imd.b e 81 e\0" \
408 "adc-34=echo ### ADC-34 ; imd.b f 81 e\0" \
409 "dac=echo ### DAC ; imd.b 11 81 5\0" \
412 /* What should the console's baud rate be? */
413 #define CONFIG_BAUDRATE 9600
415 /* Ethernet MAC address */
416 #define CONFIG_ETHADDR 00:09:70:00:00:00
418 /* The default Ethernet MAC address can be overwritten just once */
419 #ifdef CONFIG_ETHADDR
420 #define CONFIG_OVERWRITE_ETHADDR_ONCE 1
424 * Define this to do some miscellaneous board-specific initialization.
426 #define CONFIG_MISC_INIT_R
428 /* Set to a positive value to delay for running BOOTCOMMAND */
429 #define CONFIG_BOOTDELAY 1 /* autoboot after 1 second */
431 /* Be selective on what keys can delay or stop the autoboot process
434 #define CONFIG_AUTOBOOT_KEYED
435 #define CONFIG_AUTOBOOT_PROMPT "Autobooting...\n"
436 #define CONFIG_AUTOBOOT_STOP_STR " "
437 #undef CONFIG_AUTOBOOT_DELAY_STR
438 #define CONFIG_ZERO_BOOTDELAY_CHECK
439 #define DEBUG_BOOTKEYS 0
441 /* Define a command string that is automatically executed when no character
442 * is read on the console interface withing "Boot Delay" after reset.
444 #undef CONFIG_BOOT_ROOT_INITRD /* Use ram disk for the root file system */
445 #define CONFIG_BOOT_ROOT_NFS /* Use a NFS mounted root file system */
447 #ifdef CONFIG_BOOT_ROOT_INITRD
448 #define CONFIG_BOOTCOMMAND \
452 "setenv bootargs root=/dev/ram0 rw quiet " \
453 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off;" \
456 #endif /* CONFIG_BOOT_ROOT_INITRD */
458 #ifdef CONFIG_BOOT_ROOT_NFS
459 #define CONFIG_BOOTCOMMAND \
463 "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} quiet " \
464 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off;" \
467 #endif /* CONFIG_BOOT_ROOT_NFS */
469 #define CONFIG_BOOTP_RANDOM_DELAY /* Randomize the BOOTP retry delay */
474 #define CONFIG_BOOTP_SUBNETMASK
475 #define CONFIG_BOOTP_GATEWAY
476 #define CONFIG_BOOTP_HOSTNAME
477 #define CONFIG_BOOTP_BOOTPATH
478 #define CONFIG_BOOTP_BOOTFILESIZE
479 #define CONFIG_BOOTP_DNS
480 #define CONFIG_BOOTP_DNS2
481 #define CONFIG_BOOTP_SEND_HOSTNAME
484 /* undef this to save memory */
487 /* Monitor Command Prompt */
488 #define CFG_PROMPT "=> "
490 #undef CFG_HUSH_PARSER
491 #ifdef CFG_HUSH_PARSER
492 #define CFG_PROMPT_HUSH_PS2 "> "
495 /* When CONFIG_TIMESTAMP is selected, the timestamp (date and time)
496 * of an image is printed by image commands like bootm or iminfo.
498 #define CONFIG_TIMESTAMP
500 /* If this variable is defined, an environment variable named "ver"
501 * is created by U-Boot showing the U-Boot version.
503 #define CONFIG_VERSION_VARIABLE
507 * Command line configuration.
509 #include <config_cmd_default.h>
511 #define CONFIG_CMD_ELF
512 #define CONFIG_CMD_ASKENV
513 #define CONFIG_CMD_I2C
514 #define CONFIG_CMD_SPI
515 #define CONFIG_CMD_SDRAM
516 #define CONFIG_CMD_REGINFO
517 #define CONFIG_CMD_IMMAP
518 #define CONFIG_CMD_IRQ
519 #define CONFIG_CMD_PING
521 #undef CONFIG_CMD_KGDB
523 #ifdef CONFIG_ETHER_ON_FCC
524 #define CONFIG_CMD_MII
528 /* Where do the internal registers live? */
529 #define CFG_IMMR 0xF0000000
531 #undef CONFIG_WATCHDOG /* disable the watchdog */
533 /*****************************************************************************
535 * You should not have to modify any of the following settings
537 *****************************************************************************/
539 #define CONFIG_MPC8260 1 /* This is an MPC8260 CPU */
540 #define CONFIG_SBC8260 1 /* on an EST SBC8260 Board */
541 #define CONFIG_SACSng 1 /* munged for the SACSng */
542 #define CONFIG_CPM2 1 /* Has a CPM2 */
545 * Miscellaneous configurable options
547 #define CFG_BOOTM_HEADER_QUIET 1 /* Suppress the image header dump */
548 /* in the bootm command. */
549 #define CFG_BOOTM_PROGESS_QUIET 1 /* Suppress the progress displays, */
550 /* "## <message>" from the bootm cmd */
551 #define CFG_BOOTP_CHECK_HOSTNAME 1 /* If checkhostname environment is */
552 /* defined, then the hostname param */
553 /* validated against checkhostname. */
554 #define CFG_BOOTP_RETRY_COUNT 0x40000000 /* # of timeouts before giving up */
555 #define CFG_BOOTP_SHORT_RANDOM_DELAY 1 /* Use a short random delay value */
556 /* (limited to maximum of 1024 msec) */
557 #define CFG_CHK_FOR_ABORT_AT_LEAST_ONCE 1
558 /* Check for abort key presses */
559 /* at least once in dependent of the */
560 /* CONFIG_BOOTDELAY value. */
561 #define CFG_CONSOLE_INFO_QUIET 1 /* Don't print console @ startup */
562 #define CFG_FAULT_ECHO_LINK_DOWN 1 /* Echo the inverted Ethernet link */
563 /* state to the fault LED. */
564 #define CFG_FAULT_MII_ADDR 0x02 /* MII addr of the PHY to check for */
565 /* the Ethernet link state. */
566 #define CFG_STATUS_FLASH_UNTIL_TFTP_OK 1 /* Keeping the status LED flashing */
567 /* until the TFTP is successful. */
568 #define CFG_STATUS_OFF_AFTER_NETBOOT 1 /* After a successful netboot, */
569 /* turn off the STATUS LEDs. */
570 #define CFG_TFTP_BLINK_STATUS_ON_DATA_IN 1 /* Blink status LED based on */
572 #define CFG_TFTP_BLOCKS_PER_HASH 100 /* For every XX blocks, output a '#' */
573 /* to signify that tftp is moving. */
574 #define CFG_TFTP_HASHES_PER_FLASH 200 /* For every '#' hashes, */
575 /* flash the status LED. */
576 #define CFG_TFTP_HASHES_PER_LINE 65 /* Only output XX '#'s per line */
577 /* during the tftp file transfer. */
578 #define CFG_TFTP_PROGESS_QUIET 1 /* Suppress the progress displays */
579 /* '#'s from the tftp command. */
580 #define CFG_TFTP_STATUS_QUIET 1 /* Suppress the status displays */
581 /* issued during the tftp command. */
582 #define CFG_TFTP_TIMEOUT_COUNT 5 /* How many timeouts TFTP will allow */
583 /* before it gives up. */
585 #if defined(CONFIG_CMD_KGDB)
586 # define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
588 # define CFG_CBSIZE 256 /* Console I/O Buffer Size */
591 /* Print Buffer Size */
592 #define CFG_PBSIZE (CFG_CBSIZE + sizeof(CFG_PROMPT)+16)
594 #define CFG_MAXARGS 32 /* max number of command args */
596 #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
598 #define CFG_LOAD_ADDR 0x400000 /* default load address */
599 #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
601 #define CFG_ALT_MEMTEST /* Select full-featured memory test */
602 #define CFG_MEMTEST_START 0x2000 /* memtest works from the end of */
603 /* the exception vector table */
604 /* to the end of the DRAM */
605 /* less monitor and malloc area */
606 #define CFG_STACK_USAGE 0x10000 /* Reserve 64k for the stack usage */
607 #define CFG_MEM_END_USAGE ( CFG_MONITOR_LEN \
609 + CFG_ENV_SECT_SIZE \
612 #define CFG_MEMTEST_END ( CFG_SDRAM_SIZE * 1024 * 1024 \
613 - CFG_MEM_END_USAGE )
615 /* valid baudrates */
616 #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
619 * Low Level Configuration Settings
620 * (address mappings, register initial values, etc.)
621 * You should know what you are doing if you make changes here.
624 #define CFG_FLASH_BASE CFG_FLASH0_BASE
625 #define CFG_FLASH_SIZE CFG_FLASH0_SIZE
626 #define CFG_SDRAM_BASE CFG_SDRAM0_BASE
627 #define CFG_SDRAM_SIZE CFG_SDRAM0_SIZE
629 /*-----------------------------------------------------------------------
630 * Hard Reset Configuration Words
632 #if defined(CFG_SBC_BOOT_LOW)
633 # define CFG_SBC_HRCW_BOOT_FLAGS (HRCW_CIP | HRCW_BMS)
635 # define CFG_SBC_HRCW_BOOT_FLAGS (0)
636 #endif /* defined(CFG_SBC_BOOT_LOW) */
638 /* get the HRCW ISB field from CFG_IMMR */
639 #define CFG_SBC_HRCW_IMMR ( ((CFG_IMMR & 0x10000000) >> 10) | \
640 ((CFG_IMMR & 0x01000000) >> 7) | \
641 ((CFG_IMMR & 0x00100000) >> 4) )
643 #define CFG_HRCW_MASTER ( HRCW_BPS10 | \
645 CFG_SBC_HRCW_IMMR | \
650 (CFG_SBC_MODCK_H & HRCW_MODCK_H1111) | \
651 CFG_SBC_HRCW_BOOT_FLAGS )
654 #define CFG_HRCW_SLAVE1 0
655 #define CFG_HRCW_SLAVE2 0
656 #define CFG_HRCW_SLAVE3 0
657 #define CFG_HRCW_SLAVE4 0
658 #define CFG_HRCW_SLAVE5 0
659 #define CFG_HRCW_SLAVE6 0
660 #define CFG_HRCW_SLAVE7 0
662 /*-----------------------------------------------------------------------
663 * Definitions for initial stack pointer and data area (in DPRAM)
665 #define CFG_INIT_RAM_ADDR CFG_IMMR
666 #define CFG_INIT_RAM_END 0x4000 /* End of used area in DPRAM */
667 #define CFG_GBL_DATA_SIZE 128 /* bytes reserved for initial data */
668 #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
669 #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
671 /*-----------------------------------------------------------------------
672 * Start addresses for the final memory configuration
673 * (Set up by the startup code)
674 * Please note that CFG_SDRAM_BASE _must_ start at 0
675 * Note also that the logic that sets CFG_RAMBOOT is platform dependent.
677 #define CFG_MONITOR_BASE CFG_FLASH0_BASE
679 #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
683 #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
684 #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
687 * For booting Linux, the board info and command line data
688 * have to be in the first 8 MB of memory, since this is
689 * the maximum mapped by the Linux kernel during initialization.
691 #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
693 /*-----------------------------------------------------------------------
694 * FLASH and environment organization
697 #define CFG_FLASH_CFI 1 /* Flash is CFI conformant */
698 #undef CFG_FLASH_PROTECTION /* use hardware protection */
699 #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
700 #define CFG_MAX_FLASH_SECT (64+4) /* max number of sectors on one chip */
702 #define CFG_FLASH_ERASE_TOUT 8000 /* Timeout for Flash Erase (in ms) */
703 #define CFG_FLASH_WRITE_TOUT 1 /* Timeout for Flash Write (in ms) */
706 # define CFG_ENV_IS_IN_FLASH 1
708 # ifdef CFG_ENV_IN_OWN_SECT
709 # define CFG_ENV_ADDR (CFG_MONITOR_BASE + CFG_MONITOR_LEN)
710 # define CFG_ENV_SECT_SIZE 0x10000
712 # define CFG_ENV_ADDR (CFG_FLASH_BASE + CFG_MONITOR_LEN - CFG_ENV_SECT_SIZE)
713 # define CFG_ENV_SIZE 0x1000 /* Total Size of Environment Sector */
714 # define CFG_ENV_SECT_SIZE 0x10000 /* see README - env sect real size */
715 # endif /* CFG_ENV_IN_OWN_SECT */
718 # define CFG_ENV_IS_IN_NVRAM 1
719 # define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
720 # define CFG_ENV_SIZE 0x200
721 #endif /* CFG_RAMBOOT */
723 /*-----------------------------------------------------------------------
724 * Cache Configuration
726 #define CFG_CACHELINE_SIZE 32 /* For MPC8260 CPU */
728 #if defined(CONFIG_CMD_KGDB)
729 # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
732 /*-----------------------------------------------------------------------
733 * HIDx - Hardware Implementation-dependent Registers 2-11
734 *-----------------------------------------------------------------------
735 * HID0 also contains cache control - initially enable both caches and
736 * invalidate contents, then the final state leaves only the instruction
737 * cache enabled. Note that Power-On and Hard reset invalidate the caches,
738 * but Soft reset does not.
740 * HID1 has only read-only information - nothing to set.
742 #define CFG_HID0_INIT (HID0_ICE |\
749 #define CFG_HID0_FINAL (HID0_ICE |\
755 /*-----------------------------------------------------------------------
756 * RMR - Reset Mode Register
757 *-----------------------------------------------------------------------
761 /*-----------------------------------------------------------------------
762 * BCR - Bus Configuration 4-25
763 *-----------------------------------------------------------------------
765 #define CFG_BCR (BCR_ETM)
767 /*-----------------------------------------------------------------------
768 * SIUMCR - SIU Module Configuration 4-31
769 *-----------------------------------------------------------------------
772 #define CFG_SIUMCR (SIUMCR_DPPC11 |\
778 /*-----------------------------------------------------------------------
779 * SYPCR - System Protection Control 11-9
780 * SYPCR can only be written once after reset!
781 *-----------------------------------------------------------------------
782 * Watchdog & Bus Monitor Timer max, 60x Bus Monitor enable
784 #if defined(CONFIG_WATCHDOG)
785 #define CFG_SYPCR (SYPCR_SWTC |\
793 #define CFG_SYPCR (SYPCR_SWTC |\
799 #endif /* CONFIG_WATCHDOG */
801 /*-----------------------------------------------------------------------
802 * TMCNTSC - Time Counter Status and Control 4-40
803 *-----------------------------------------------------------------------
804 * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk,
805 * and enable Time Counter
807 #define CFG_TMCNTSC (TMCNTSC_SEC |\
812 /*-----------------------------------------------------------------------
813 * PISCR - Periodic Interrupt Status and Control 4-42
814 *-----------------------------------------------------------------------
815 * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable
818 #define CFG_PISCR (PISCR_PS |\
822 /*-----------------------------------------------------------------------
823 * SCCR - System Clock Control 9-8
824 *-----------------------------------------------------------------------
828 /*-----------------------------------------------------------------------
829 * RCCR - RISC Controller Configuration 13-7
830 *-----------------------------------------------------------------------
835 * Initialize Memory Controller:
837 * Bank Bus Machine PortSz Device
838 * ---- --- ------- ------ ------
839 * 0 60x GPCM 16 bit FLASH (primary flash - 2MB)
840 * 1 60x GPCM -- bit (Unused)
841 * 2 60x SDRAM 64 bit SDRAM (DIMM)
842 * 3 60x SDRAM 64 bit SDRAM (DIMM)
843 * 4 60x GPCM -- bit (Unused)
844 * 5 60x GPCM -- bit (Unused)
845 * 6 60x GPCM 16 bit FLASH (secondary flash - 2MB)
848 /*-----------------------------------------------------------------------
849 * BR0,BR1 - Base Register
850 * Ref: Section 10.3.1 on page 10-14
851 * OR0,OR1 - Option Register
852 * Ref: Section 10.3.2 on page 10-18
853 *-----------------------------------------------------------------------
856 /* Bank 0 - Primary FLASH
859 /* BR0 is configured as follows:
861 * - Base address of 0x40000000
863 * - Data errors checking is disabled
864 * - Read and write access
866 * - Access are handled by the memory controller according to MSEL
867 * - Not used for atomic operations
868 * - No data pipelining is done
871 #define CFG_BR0_PRELIM ((CFG_FLASH0_BASE & BRx_BA_MSK) |\
876 /* OR0 is configured as follows:
879 * - *BCTL0 is asserted upon access to the current memory bank
880 * - *CW / *WE are negated a quarter of a clock earlier
881 * - *CS is output at the same time as the address lines
882 * - Uses a clock cycle length of 5
883 * - *PSDVAL is generated internally by the memory controller
884 * unless *GTA is asserted earlier externally.
885 * - Relaxed timing is generated by the GPCM for accesses
886 * initiated to this memory region.
887 * - One idle clock is inserted between a read access from the
888 * current bank and the next access.
890 #define CFG_OR0_PRELIM (MEG_TO_AM(CFG_FLASH0_SIZE) |\
897 /*-----------------------------------------------------------------------
898 * BR2,BR3 - Base Register
899 * Ref: Section 10.3.1 on page 10-14
900 * OR2,OR3 - Option Register
901 * Ref: Section 10.3.2 on page 10-16
902 *-----------------------------------------------------------------------
905 /* Bank 2,3 - SDRAM DIMM
908 /* The BR2 is configured as follows:
910 * - Base address of 0x00000000
911 * - 64 bit port size (60x bus only)
912 * - Data errors checking is disabled
913 * - Read and write access
915 * - Access are handled by the memory controller according to MSEL
916 * - Not used for atomic operations
917 * - No data pipelining is done
920 #define CFG_BR2_PRELIM ((CFG_SDRAM0_BASE & BRx_BA_MSK) |\
925 #define CFG_BR3_PRELIM ((CFG_SDRAM0_BASE & BRx_BA_MSK) |\
930 /* With a 64 MB DIMM, the OR2 is configured as follows:
933 * - 4 internal banks per device
934 * - Row start address bit is A8 with PSDMR[PBI] = 0
935 * - 12 row address lines
936 * - Back-to-back page mode
937 * - Internal bank interleaving within save device enabled
939 #if (CFG_SDRAM0_SIZE == 64)
940 #define CFG_OR2_PRELIM (MEG_TO_AM(CFG_SDRAM0_SIZE) |\
942 ORxS_ROWST_PBI0_A8 |\
945 #error "INVALID SDRAM CONFIGURATION"
948 /*-----------------------------------------------------------------------
949 * PSDMR - 60x Bus SDRAM Mode Register
950 * Ref: Section 10.3.3 on page 10-21
951 *-----------------------------------------------------------------------
954 /* Address that the DIMM SPD memory lives at.
956 #define SDRAM_SPD_ADDR 0x50
958 #if (CFG_SDRAM0_SIZE == 64)
959 /* With a 64 MB DIMM, the PSDMR is configured as follows:
961 * - Bank Based Interleaving,
963 * - Address Multiplexing where A5 is output on A14 pin
964 * (A6 on A15, and so on),
965 * - use address pins A14-A16 as bank select,
966 * - A9 is output on SDA10 during an ACTIVATE command,
967 * - earliest timing for ACTIVATE command after REFRESH command is 7 clocks,
968 * - earliest timing for ACTIVATE or REFRESH command after PRECHARGE command
970 * - earliest timing for READ/WRITE command after ACTIVATE command is
972 * - earliest timing for PRECHARGE after last data was read is 1 clock,
973 * - earliest timing for PRECHARGE after last data was written is 1 clock,
974 * - CAS Latency is 2.
976 #define CFG_PSDMR (PSDMR_RFEN |\
977 PSDMR_SDAM_A14_IS_A5 |\
978 PSDMR_BSMA_A14_A16 |\
979 PSDMR_SDA10_PBI0_A9 |\
987 #error "INVALID SDRAM CONFIGURATION"
991 * Shoot for approximately 1MHz on the prescaler.
993 #if (CONFIG_8260_CLKIN >= (60 * 1000 * 1000))
994 #define CFG_MPTPR MPTPR_PTP_DIV64
995 #elif (CONFIG_8260_CLKIN >= (30 * 1000 * 1000))
996 #define CFG_MPTPR MPTPR_PTP_DIV32
998 #warning "Unconfigured bus clock freq: check CFG_MPTPR and CFG_PSRT are OK"
999 #define CFG_MPTPR MPTPR_PTP_DIV32
1004 /*-----------------------------------------------------------------------
1005 * BR6 - Base Register
1006 * Ref: Section 10.3.1 on page 10-14
1007 * OR6 - Option Register
1008 * Ref: Section 10.3.2 on page 10-18
1009 *-----------------------------------------------------------------------
1012 /* Bank 6 - Secondary FLASH
1014 * The secondary FLASH is connected to *CS6
1016 #if (defined(CFG_FLASH1_BASE) && defined(CFG_FLASH1_SIZE))
1018 /* BR6 is configured as follows:
1020 * - Base address of 0x60000000
1021 * - 16 bit port size
1022 * - Data errors checking is disabled
1023 * - Read and write access
1025 * - Access are handled by the memory controller according to MSEL
1026 * - Not used for atomic operations
1027 * - No data pipelining is done
1030 # define CFG_BR6_PRELIM ((CFG_FLASH1_BASE & BRx_BA_MSK) |\
1035 /* OR6 is configured as follows:
1038 * - *BCTL0 is asserted upon access to the current memory bank
1039 * - *CW / *WE are negated a quarter of a clock earlier
1040 * - *CS is output at the same time as the address lines
1041 * - Uses a clock cycle length of 5
1042 * - *PSDVAL is generated internally by the memory controller
1043 * unless *GTA is asserted earlier externally.
1044 * - Relaxed timing is generated by the GPCM for accesses
1045 * initiated to this memory region.
1046 * - One idle clock is inserted between a read access from the
1047 * current bank and the next access.
1049 # define CFG_OR6_PRELIM (MEG_TO_AM(CFG_FLASH1_SIZE) |\
1055 #endif /* (defined(CFG_FLASH1_BASE) && defined(CFG_FLASH1_SIZE)) */
1058 * Internal Definitions
1062 #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
1063 #define BOOTFLAG_WARM 0x02 /* Software reboot */
1065 #endif /* __CONFIG_H */