3 * Murray Jensen <Murray.Jensen@cmst.csiro.au>
6 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
7 * Marius Groeger <mgroeger@sysgo.de>
9 * Configuation settings for the R&S Protocol Board board.
11 * SPDX-License-Identifier: GPL-2.0+
18 * High Level Configuration Options
22 #define CONFIG_MPC8260 1 /* This is an MPC8260 CPU */
23 #define CONFIG_RSD_PROTO 1 /* on a R&S Protocol Board */
24 #define CONFIG_CPM2 1 /* Has a CPM2 */
26 #define CONFIG_SYS_TEXT_BASE 0xff000000
27 #define CONFIG_SYS_LDSCRIPT "board/rsdproto/u-boot.lds"
29 #define CONFIG_MISC_INIT_F 1 /* Use misc_init_f() */
32 * select serial console configuration
34 * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
35 * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
38 * if CONFIG_CONS_NONE is defined, then the serial console routines must
41 #undef CONFIG_CONS_ON_SMC /* define if console on SMC */
42 #define CONFIG_CONS_ON_SCC /* define if console on SCC */
43 #undef CONFIG_CONS_NONE /* define if console on neither */
44 #define CONFIG_CONS_INDEX 1 /* which SMC/SCC channel for console */
47 * select ethernet configuration
49 * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then
50 * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3
53 * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
54 * defined elsewhere (as for the console), or CONFIG_CMD_NET must be unset.
56 #undef CONFIG_ETHER_ON_SCC /* define if ethernet on SCC */
57 #define CONFIG_ETHER_ON_FCC /* define if ethernet on FCC */
58 #undef CONFIG_ETHER_NONE /* define if ethernet on neither */
59 #define CONFIG_ETHER_INDEX 2 /* which SCC/FCC channel for ethernet */
61 #if (CONFIG_ETHER_INDEX == 2)
66 * - Select bus for bd/buffers (see 28-13)
67 * - Enable Full Duplex in FSMR
69 # define CONFIG_SYS_CMXFCR_MASK2 (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
70 # define CONFIG_SYS_CMXFCR_VALUE2 (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
71 # define CONFIG_SYS_CPMFCR_RAMTYPE (0)
72 # define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE | FCC_PSMR_LPB)
74 #endif /* CONFIG_ETHER_INDEX */
77 /* allow to overwrite serial and ethaddr */
78 #define CONFIG_ENV_OVERWRITE
81 #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
82 #define CONFIG_SYS_I2C_SPEED 50000 /* I2C speed and slave address */
83 #define CONFIG_SYS_I2C_SLAVE 0x30
86 /* system clock rate (CLKIN) - equal to the 60x and local bus speed */
87 #define CONFIG_8260_CLKIN 50000000 /* in Hz */
89 #define CONFIG_BAUDRATE 115200
95 #define CONFIG_BOOTP_BOOTFILESIZE
96 #define CONFIG_BOOTP_BOOTPATH
97 #define CONFIG_BOOTP_GATEWAY
98 #define CONFIG_BOOTP_HOSTNAME
102 * Command line configuration.
104 #include <config_cmd_default.h>
106 #undef CONFIG_CMD_KGDB
109 /* Define this if you want to boot from 0x00000100. If you don't define
110 * this, you will need to program the bootloader to 0xfff00000, and
111 * get the hardware reset config words at 0xfe000000. The simplest
112 * way to do that is to program the bootloader at both addresses.
113 * It is suggested that you just let U-Boot live at 0x00000000.
115 #define CONFIG_SYS_RSD_BOOT_LOW 1
117 #define CONFIG_BOOTDELAY 5
118 #define CONFIG_BOOTARGS "devfs=mount root=ramfs"
119 #define CONFIG_ETHADDR 08:00:3e:26:0a:5a
120 #define CONFIG_NETMASK 255.255.0.0
122 #if defined(CONFIG_CMD_KGDB)
123 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
124 #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
128 * Miscellaneous configurable options
130 #define CONFIG_SYS_LONGHELP /* undef to save memory */
131 #if defined(CONFIG_CMD_KGDB)
132 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
134 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
136 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
137 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
138 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
140 #define CONFIG_SYS_MEMTEST_START 0x00400000 /* memtest works on */
141 #define CONFIG_SYS_MEMTEST_END 0x01c00000 /* 4 ... 28 MB in DRAM */
143 #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
146 * Low Level Configuration Settings
147 * (address mappings, register initial values, etc.)
148 * You should know what you are doing if you make changes here.
151 /*-----------------------------------------------------------------------
152 * Physical Memory Map
154 #define PHYS_SDRAM_60X 0x00000000 /* SDRAM (60x Bus) */
155 #define PHYS_SDRAM_60X_SIZE 0x08000000 /* 128 MB */
157 #define PHYS_SDRAM_LOCAL 0x40000000 /* SDRAM (Local Bus) */
158 #define PHYS_SDRAM_LOCAL_SIZE 0x04000000 /* 64 MB */
160 #define PHYS_DPRAM_PCI 0xE8000000 /* DPRAM PPC/PCI */
161 #define PHYS_DPRAM_PCI_SIZE 0x00020000 /* 128 KB */
163 /*#define PHYS_DPRAM_PCI_SEM 0x04020000 / * DPRAM PPC/PCI Semaphore */
164 /*#define PHYS_DPRAM_PCI_SEM_SIZE 0x00000001 / * 1 Byte */
166 #define PHYS_DPRAM_SHARC 0xE8100000 /* DPRAM PPC/Sharc */
167 #define PHYS_DPRAM_SHARC_SIZE 0x00040000 /* 256 KB */
169 /*#define PHYS_DPRAM_SHARC_SEM 0x04140000 / * DPRAM PPC/Sharc Semaphore */
170 /*#define PHYS_DPRAM_SHARC_SEM_SIZE 0x00000001 / * 1 Byte */
172 #define PHYS_VIRTEX_REGISTER 0xE8300000 /* FPGA implemented register */
173 #define PHYS_VIRTEX_REGISTER_SIZE 0x00000100
175 #define PHYS_USB 0x04200000 /* USB Controller (60x Bus) */
176 #define PHYS_USB_SIZE 0x00000002 /* 2 Bytes */
178 #define PHYS_IMMR 0xF0000000 /* Internal Memory Mapped Reg. */
180 #define PHYS_FLASH 0xFF000000 /* Flash (60x Bus) */
181 #define PHYS_FLASH_SIZE 0x01000000 /* 16 MB */
183 #define CONFIG_SYS_IMMR PHYS_IMMR
185 /*-----------------------------------------------------------------------
188 * In order to reset the CPU, U-Boot jumps to a special address which
189 * causes a machine check exception. The default address for this is
190 * CONFIG_SYS_MONITOR_BASE - sizeof (ulong), which might not always work, eg. when
191 * testing the monitor in RAM using a JTAG debugger.
193 * Just set CONFIG_SYS_RESET_ADDRESS to an address that you know is sure to
194 * cause a bus error on your hardware.
196 #define CONFIG_SYS_RESET_ADDRESS 0x20000000
198 /*-----------------------------------------------------------------------
199 * Hard Reset Configuration Words
202 #if defined(CONFIG_SYS_RSD_BOOT_LOW)
203 # define CONFIG_SYS_RSD_HRCW_BOOT_FLAGS (HRCW_CIP | HRCW_BMS)
205 # define CONFIG_SYS_RSD_HRCW_BOOT_FLAGS (0)
206 #endif /* defined(CONFIG_SYS_RSD_BOOT_LOW) */
208 /* get the HRCW ISB field from CONFIG_SYS_IMMR */
209 #define CONFIG_SYS_RSD_HRCW_IMMR ( ((CONFIG_SYS_IMMR & 0x10000000) >> 10) |\
210 ((CONFIG_SYS_IMMR & 0x01000000) >> 7) |\
211 ((CONFIG_SYS_IMMR & 0x00100000) >> 4) )
213 #define CONFIG_SYS_HRCW_MASTER (HRCW_L2CPC10 | \
215 CONFIG_SYS_RSD_HRCW_IMMR |\
220 CONFIG_SYS_RSD_HRCW_BOOT_FLAGS)
223 #define CONFIG_SYS_HRCW_SLAVE1 0
224 #define CONFIG_SYS_HRCW_SLAVE2 0
225 #define CONFIG_SYS_HRCW_SLAVE3 0
226 #define CONFIG_SYS_HRCW_SLAVE4 0
227 #define CONFIG_SYS_HRCW_SLAVE5 0
228 #define CONFIG_SYS_HRCW_SLAVE6 0
229 #define CONFIG_SYS_HRCW_SLAVE7 0
231 /*-----------------------------------------------------------------------
232 * Definitions for initial stack pointer and data area (in DPRAM)
234 #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
235 #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in DPRAM */
236 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
237 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
239 /*-----------------------------------------------------------------------
240 * Start addresses for the final memory configuration
241 * (Set up by the startup code)
242 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
243 * Note also that the logic that sets CONFIG_SYS_RAMBOOT is platform dependend.
245 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_60X
246 #define CONFIG_SYS_FLASH_BASE PHYS_FLASH
247 /*#define CONFIG_SYS_MONITOR_BASE 0x200000 */
248 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
249 #if CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE
250 #define CONFIG_SYS_RAMBOOT
252 #define CONFIG_SYS_MONITOR_LEN (160 << 10) /* Reserve 160 kB for Monitor */
253 #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
256 * For booting Linux, the board info and command line data
257 * have to be in the first 8 MB of memory, since this is
258 * the maximum mapped by the Linux kernel during initialization.
260 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
262 /*-----------------------------------------------------------------------
263 * FLASH and environment organization
265 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
266 #define CONFIG_SYS_MAX_FLASH_SECT 63 /* max number of sectors on one chip */
268 #define CONFIG_SYS_FLASH_ERASE_TOUT 12000 /* Timeout for Flash Erase (in ms) */
269 #define CONFIG_SYS_FLASH_WRITE_TOUT 3000 /* Timeout for Flash Write (in ms) */
271 /* turn off NVRAM env feature */
272 #undef CONFIG_NVRAM_ENV
274 #define CONFIG_ENV_IS_IN_FLASH 1
275 #define CONFIG_ENV_ADDR (PHYS_FLASH + 0x28000) /* Addr of Environment Sector */
276 #define CONFIG_ENV_SECT_SIZE 0x8000 /* Total Size of Environment Sector */
278 /*-----------------------------------------------------------------------
279 * Cache Configuration
281 #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8260 CPU */
282 #if defined(CONFIG_CMD_KGDB)
283 #define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
286 /*-----------------------------------------------------------------------
287 * HIDx - Hardware Implementation-dependent Registers 2-11
288 *-----------------------------------------------------------------------
289 * HID0 also contains cache control - initially enable both caches and
290 * invalidate contents, then the final state leaves only the instruction
291 * cache enabled. Note that Power-On and Hard reset invalidate the caches,
292 * but Soft reset does not.
294 * HID1 has only read-only information - nothing to set.
296 #define CONFIG_SYS_HID0_INIT (HID0_ICE|HID0_DCE|HID0_ICFI|HID0_DCI|HID0_IFEM|HID0_ABE)
297 #define CONFIG_SYS_HID0_FINAL (HID0_ICE|HID0_IFEM|HID0_ABE|HID0_EMCP)
298 #define CONFIG_SYS_HID2 0
300 /*-----------------------------------------------------------------------
301 * RMR - Reset Mode Register
302 *-----------------------------------------------------------------------
304 #define CONFIG_SYS_RMR 0
306 /*-----------------------------------------------------------------------
307 * BCR - Bus Configuration 4-25
308 *-----------------------------------------------------------------------
310 #define CONFIG_SYS_BCR 0x100c0000
312 /*-----------------------------------------------------------------------
313 * SIUMCR - SIU Module Configuration 4-31
314 *-----------------------------------------------------------------------
317 #define CONFIG_SYS_SIUMCR (SIUMCR_DPPC11 | SIUMCR_L2CPC10 | SIUMCR_APPC10 | \
318 SIUMCR_CS10PC01 | SIUMCR_BCTLC01)
320 /*-----------------------------------------------------------------------
321 * SYPCR - System Protection Control 11-9
322 * SYPCR can only be written once after reset!
323 *-----------------------------------------------------------------------
324 * Watchdog & Bus Monitor Timer max, 60x Bus Monitor enable
326 #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_PBME | SYPCR_LBME | \
327 SYPCR_SWRI | SYPCR_SWP)
329 /*-----------------------------------------------------------------------
330 * TMCNTSC - Time Counter Status and Control 4-40
331 *-----------------------------------------------------------------------
332 * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk,
333 * and enable Time Counter
335 #define CONFIG_SYS_TMCNTSC (TMCNTSC_SEC | TMCNTSC_ALR | TMCNTSC_TCF | TMCNTSC_TCE)
337 /*-----------------------------------------------------------------------
338 * PISCR - Periodic Interrupt Status and Control 4-42
339 *-----------------------------------------------------------------------
340 * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable
343 #define CONFIG_SYS_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
345 /*-----------------------------------------------------------------------
346 * SCCR - System Clock Control 9-8
347 *-----------------------------------------------------------------------
349 #define CONFIG_SYS_SCCR 0x00000000
351 /*-----------------------------------------------------------------------
352 * RCCR - RISC Controller Configuration 13-7
353 *-----------------------------------------------------------------------
355 #define CONFIG_SYS_RCCR 0
358 * Init Memory Controller:
361 #define CONFIG_SYS_PSDMR 0x494D2452
362 #define CONFIG_SYS_LSDMR 0x49492552
365 #define CONFIG_SYS_BR0_PRELIM (PHYS_FLASH | BRx_V)
366 #define CONFIG_SYS_OR0_PRELIM (P2SZ_TO_AM(PHYS_FLASH_SIZE) | \
370 /* DPRAM to the PCI BUS on the protocol board */
371 #define CONFIG_SYS_BR1_PRELIM (PHYS_DPRAM_PCI | BRx_V)
372 #define CONFIG_SYS_OR1_PRELIM (P2SZ_TO_AM(PHYS_DPRAM_PCI_SIZE) | \
376 #define CONFIG_SYS_BR2_PRELIM (PHYS_SDRAM_60X | BRx_MS_SDRAM_P | BRx_V)
377 #define CONFIG_SYS_OR2_PRELIM (ORxS_SIZE_TO_AM(PHYS_SDRAM_60X_SIZE) | \
379 ORxS_ROWST_PBI1_A2 | \
383 /* Virtex-FPGA - Register */
384 #define CONFIG_SYS_BR3_PRELIM (PHYS_VIRTEX_REGISTER | BRx_V)
385 #define CONFIG_SYS_OR3_PRELIM (ORxS_SIZE_TO_AM(PHYS_VIRTEX_REGISTER_SIZE) | \
390 /* local bus SDRAM */
391 #define CONFIG_SYS_BR4_PRELIM (PHYS_SDRAM_LOCAL | BRx_PS_32 | BRx_MS_SDRAM_L | BRx_V)
392 #define CONFIG_SYS_OR4_PRELIM (ORxS_SIZE_TO_AM(PHYS_SDRAM_LOCAL_SIZE) | \
394 ORxS_ROWST_PBI1_A4 | \
397 /* DPRAM to the Sharc-Bus on the protocol board */
398 #define CONFIG_SYS_BR5_PRELIM (PHYS_DPRAM_SHARC | BRx_V)
399 #define CONFIG_SYS_OR5_PRELIM (P2SZ_TO_AM(PHYS_DPRAM_SHARC_SIZE) | \
402 #endif /* __CONFIG_H */