2 * Configuation settings for the Renesas R7780MP board
4 * Copyright (C) 2007,2008 Nobuhiro Iwamatsu <iwamatsu@nigauri.org>
5 * Copyright (C) 2008 Yusuke Goda <goda.yusuke@renesas.com>
7 * SPDX-License-Identifier: GPL-2.0+
13 #define CONFIG_CPU_SH7780 1
14 #define CONFIG_R7780MP 1
15 #define CONFIG_SYS_R7780MP_OLD_FLASH 1
16 #define __LITTLE_ENDIAN__ 1
18 #define CONFIG_DISPLAY_BOARDINFO
21 * Command line configuration.
23 #define CONFIG_CMD_SDRAM
24 #define CONFIG_CMD_PCI
25 #define CONFIG_CMD_IDE
27 #define CONFIG_SCIF_CONSOLE 1
28 #define CONFIG_BAUDRATE 115200
29 #define CONFIG_CONS_SCIF0 1
31 #define CONFIG_BOOTARGS "console=ttySC0,115200"
32 #define CONFIG_ENV_OVERWRITE 1
34 #define CONFIG_SYS_TEXT_BASE 0x0FFC0000
35 #define CONFIG_SYS_SDRAM_BASE (0x08000000)
36 #define CONFIG_SYS_SDRAM_SIZE (128 * 1024 * 1024)
38 #define CONFIG_SYS_LONGHELP
39 #define CONFIG_SYS_CBSIZE 256
40 #define CONFIG_SYS_PBSIZE 256
41 #define CONFIG_SYS_MAXARGS 16
42 #define CONFIG_SYS_BARGSIZE 512
44 #define CONFIG_SYS_MEMTEST_START (CONFIG_SYS_SDRAM_BASE)
45 #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_TEXT_BASE - 0x100000)
47 /* Flash board support */
48 #define CONFIG_SYS_FLASH_BASE (0xA0000000)
49 #ifdef CONFIG_SYS_R7780MP_OLD_FLASH
50 /* NOR Flash (S29PL127J60TFI130) */
51 # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_32BIT
52 # define CONFIG_SYS_MAX_FLASH_BANKS (2)
53 # define CONFIG_SYS_MAX_FLASH_SECT 270
54 # define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE,\
55 CONFIG_SYS_FLASH_BASE + 0x100000,\
56 CONFIG_SYS_FLASH_BASE + 0x400000,\
57 CONFIG_SYS_FLASH_BASE + 0x700000, }
58 #else /* CONFIG_SYS_R7780MP_OLD_FLASH */
59 /* NOR Flash (Spantion S29GL256P) */
60 # define CONFIG_SYS_MAX_FLASH_BANKS (1)
61 # define CONFIG_SYS_MAX_FLASH_SECT 256
62 # define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
63 #endif /* CONFIG_SYS_R7780MP_OLD_FLASH */
65 #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 4 * 1024 * 1024)
66 /* Address of u-boot image in Flash */
67 #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE)
68 #define CONFIG_SYS_MONITOR_LEN (256 * 1024)
69 /* Size of DRAM reserved for malloc() use */
70 #define CONFIG_SYS_MALLOC_LEN (1204 * 1024)
72 #define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
73 #define CONFIG_SYS_RX_ETH_BUFFER (8)
75 #define CONFIG_SYS_FLASH_CFI
76 #define CONFIG_FLASH_CFI_DRIVER
77 #undef CONFIG_SYS_FLASH_CFI_BROKEN_TABLE
78 #undef CONFIG_SYS_FLASH_QUIET_TEST
79 /* print 'E' for empty sector on flinfo */
80 #define CONFIG_SYS_FLASH_EMPTY_INFO
82 #define CONFIG_ENV_IS_IN_FLASH
83 #define CONFIG_ENV_SECT_SIZE (256 * 1024)
84 #define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE)
85 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
86 #define CONFIG_SYS_FLASH_ERASE_TOUT 120000
87 #define CONFIG_SYS_FLASH_WRITE_TOUT 500
90 #define CONFIG_SYS_CLK_FREQ 33333333
91 #define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
92 #define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
93 #define CONFIG_SYS_TMU_CLK_DIV 4
96 #if defined(CONFIG_CMD_PCI)
97 #define CONFIG_SH4_PCI
98 #define CONFIG_SH7780_PCI
99 #define CONFIG_SH7780_PCI_LSR 0x07f00001
100 #define CONFIG_SH7780_PCI_LAR CONFIG_SYS_SDRAM_SIZE
101 #define CONFIG_SH7780_PCI_BAR CONFIG_SYS_SDRAM_SIZE
102 #define CONFIG_PCI_SCAN_SHOW 1
105 #define CONFIG_PCI_MEM_BUS 0xFD000000 /* Memory space base addr */
106 #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
107 #define CONFIG_PCI_MEM_SIZE 0x01000000 /* Size of Memory window */
109 #define CONFIG_PCI_IO_BUS 0xFE200000 /* IO space base address */
110 #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
111 #define CONFIG_PCI_IO_SIZE 0x00200000 /* Size of IO window */
112 #define CONFIG_PCI_SYS_PHYS CONFIG_SYS_SDRAM_BASE
113 #define CONFIG_PCI_SYS_BUS CONFIG_SYS_SDRAM_BASE
114 #define CONFIG_PCI_SYS_SIZE CONFIG_SYS_SDRAM_SIZE
115 #endif /* CONFIG_CMD_PCI */
117 #if defined(CONFIG_CMD_NET)
118 /* AX88796L Support(NE2000 base chip) */
119 #define CONFIG_DRIVER_AX88796L
120 #define CONFIG_DRIVER_NE2000_BASE 0xA4100000
123 /* Compact flash Support */
124 #if defined(CONFIG_CMD_IDE)
125 #define CONFIG_IDE_RESET 1
126 #define CONFIG_SYS_PIO_MODE 1
127 #define CONFIG_SYS_IDE_MAXBUS 1 /* IDE bus */
128 #define CONFIG_SYS_IDE_MAXDEVICE 1
129 #define CONFIG_SYS_ATA_BASE_ADDR 0xb4000000
130 #define CONFIG_SYS_ATA_STRIDE 2 /* 1bit shift */
131 #define CONFIG_SYS_ATA_DATA_OFFSET 0x1000 /* data reg offset */
132 #define CONFIG_SYS_ATA_REG_OFFSET 0x1000 /* reg offset */
133 #define CONFIG_SYS_ATA_ALT_OFFSET 0x800 /* alternate register offset */
134 #define CONFIG_IDE_SWAP_IO
135 #endif /* CONFIG_CMD_IDE */
137 #endif /* __R7780RP_H */