1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Configuation settings for the Renesas R7780MP board
5 * Copyright (C) 2007,2008 Nobuhiro Iwamatsu <iwamatsu@nigauri.org>
6 * Copyright (C) 2008 Yusuke Goda <goda.yusuke@renesas.com>
12 #define CONFIG_CPU_SH7780 1
13 #define CONFIG_R7780MP 1
14 #define CONFIG_SYS_R7780MP_OLD_FLASH 1
15 #define __LITTLE_ENDIAN__ 1
17 #define CONFIG_DISPLAY_BOARDINFO
19 #define CONFIG_CONS_SCIF0 1
21 #define CONFIG_SYS_SDRAM_BASE (0x08000000)
22 #define CONFIG_SYS_SDRAM_SIZE (128 * 1024 * 1024)
24 #define CONFIG_SYS_PBSIZE 256
26 /* Flash board support */
27 #define CONFIG_SYS_FLASH_BASE (0xA0000000)
28 #ifdef CONFIG_SYS_R7780MP_OLD_FLASH
29 /* NOR Flash (S29PL127J60TFI130) */
30 # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_32BIT
31 # define CONFIG_SYS_MAX_FLASH_BANKS (2)
32 # define CONFIG_SYS_MAX_FLASH_SECT 270
33 # define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE,\
34 CONFIG_SYS_FLASH_BASE + 0x100000,\
35 CONFIG_SYS_FLASH_BASE + 0x400000,\
36 CONFIG_SYS_FLASH_BASE + 0x700000, }
37 #else /* CONFIG_SYS_R7780MP_OLD_FLASH */
38 /* NOR Flash (Spantion S29GL256P) */
39 # define CONFIG_SYS_MAX_FLASH_BANKS (1)
40 # define CONFIG_SYS_MAX_FLASH_SECT 256
41 # define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
42 #endif /* CONFIG_SYS_R7780MP_OLD_FLASH */
44 #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 4 * 1024 * 1024)
45 /* Address of u-boot image in Flash */
46 #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE)
47 #define CONFIG_SYS_MONITOR_LEN (256 * 1024)
48 /* Size of DRAM reserved for malloc() use */
49 #define CONFIG_SYS_MALLOC_LEN (1204 * 1024)
51 #define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
52 #define CONFIG_SYS_RX_ETH_BUFFER (8)
54 #undef CONFIG_SYS_FLASH_CFI_BROKEN_TABLE
55 #undef CONFIG_SYS_FLASH_QUIET_TEST
56 /* print 'E' for empty sector on flinfo */
57 #define CONFIG_SYS_FLASH_EMPTY_INFO
59 #define CONFIG_SYS_FLASH_ERASE_TOUT 120000
60 #define CONFIG_SYS_FLASH_WRITE_TOUT 500
63 #define CONFIG_SYS_CLK_FREQ 33333333
64 #define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
67 #if defined(CONFIG_CMD_PCI)
68 #define CONFIG_SH4_PCI
69 #define CONFIG_SH7780_PCI
70 #define CONFIG_SH7780_PCI_LSR 0x07f00001
71 #define CONFIG_SH7780_PCI_LAR CONFIG_SYS_SDRAM_SIZE
72 #define CONFIG_SH7780_PCI_BAR CONFIG_SYS_SDRAM_SIZE
73 #define CONFIG_PCI_SCAN_SHOW 1
76 #define CONFIG_PCI_MEM_BUS 0xFD000000 /* Memory space base addr */
77 #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
78 #define CONFIG_PCI_MEM_SIZE 0x01000000 /* Size of Memory window */
80 #define CONFIG_PCI_IO_BUS 0xFE200000 /* IO space base address */
81 #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
82 #define CONFIG_PCI_IO_SIZE 0x00200000 /* Size of IO window */
83 #define CONFIG_PCI_SYS_PHYS CONFIG_SYS_SDRAM_BASE
84 #define CONFIG_PCI_SYS_BUS CONFIG_SYS_SDRAM_BASE
85 #define CONFIG_PCI_SYS_SIZE CONFIG_SYS_SDRAM_SIZE
86 #endif /* CONFIG_CMD_PCI */
88 #if defined(CONFIG_CMD_NET)
89 /* AX88796L Support(NE2000 base chip) */
90 #define CONFIG_DRIVER_AX88796L
91 #define CONFIG_DRIVER_NE2000_BASE 0xA4100000
94 /* Compact flash Support */
95 #if defined(CONFIG_IDE)
96 #define CONFIG_IDE_RESET 1
97 #define CONFIG_SYS_PIO_MODE 1
98 #define CONFIG_SYS_IDE_MAXBUS 1 /* IDE bus */
99 #define CONFIG_SYS_IDE_MAXDEVICE 1
100 #define CONFIG_SYS_ATA_BASE_ADDR 0xb4000000
101 #define CONFIG_SYS_ATA_STRIDE 2 /* 1bit shift */
102 #define CONFIG_SYS_ATA_DATA_OFFSET 0x1000 /* data reg offset */
103 #define CONFIG_SYS_ATA_REG_OFFSET 0x1000 /* reg offset */
104 #define CONFIG_SYS_ATA_ALT_OFFSET 0x800 /* alternate register offset */
105 #define CONFIG_IDE_SWAP_IO
106 #endif /* CONFIG_IDE */
108 #endif /* __R7780RP_H */