4 #define CONFIG_CPU_SH7751 1
5 #define __LITTLE_ENDIAN__ 1
7 #define CONFIG_DISPLAY_BOARDINFO
10 #define CONFIG_CONS_SCIF1 1
13 #define CONFIG_SYS_SDRAM_BASE 0x8C000000
14 #define CONFIG_SYS_SDRAM_SIZE 0x04000000
16 #define CONFIG_SYS_PBSIZE 256
18 /* Address of u-boot image in Flash */
19 #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE)
20 #define CONFIG_SYS_MONITOR_LEN (256 * 1024)
21 #define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
24 * NOR Flash ( Spantion S29GL256P )
26 #define CONFIG_SYS_FLASH_BASE (0xA0000000)
27 #define CONFIG_SYS_MAX_FLASH_BANKS (1)
28 #define CONFIG_SYS_MAX_FLASH_SECT 256
29 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
32 * SuperH Clock setting
34 #define CONFIG_SYS_CLK_FREQ 60000000
35 #define CONFIG_SYS_PLL_SETTLING_TIME 100/* in us */
40 #define CONFIG_IDE_RESET 1
41 #define CONFIG_SYS_PIO_MODE 1
42 #define CONFIG_SYS_IDE_MAXBUS 1 /* IDE bus */
43 #define CONFIG_SYS_IDE_MAXDEVICE 1
44 #define CONFIG_SYS_ATA_BASE_ADDR 0xb4000000
45 #define CONFIG_SYS_ATA_STRIDE 2 /* 1bit shift */
46 #define CONFIG_SYS_ATA_DATA_OFFSET 0x1000 /* data reg offset */
47 #define CONFIG_SYS_ATA_REG_OFFSET 0x1000 /* reg offset */
48 #define CONFIG_SYS_ATA_ALT_OFFSET 0x800 /* alternate register offset */
49 #define CONFIG_IDE_SWAP_IO
52 * SuperH PCI Bridge Configration
54 #define CONFIG_SH7751_PCI
56 #endif /* __CONFIG_H */