2 * (C) Copyright 2003-2004
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 * SPDX-License-Identifier: GPL-2.0+
8 /*************************************************************************
9 * (c) 2005 esd gmbh Hannover
13 * by Reinhard Arlt reinhard.arlt@esd-electronics.com
15 *************************************************************************/
21 * High Level Configuration Options
25 #define CONFIG_MPC5200 1 /* This is an MPC5xxx CPU */
26 #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
27 #define CONFIG_ICECUBE 1 /* ... on IceCube board */
28 #define CONFIG_PF5200 1 /* ... on PF5200 board */
29 #define CONFIG_MPC5200_DDR 1 /* ... use DDR RAM */
31 #ifndef CONFIG_SYS_TEXT_BASE
32 #define CONFIG_SYS_TEXT_BASE 0xFFF00000
35 #define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
37 #define CONFIG_HIGH_BATS 1 /* High BATs supported */
39 * Serial console configuration
41 #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
43 #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
45 #define CONFIG_BAUDRATE 9600 /* ... at 115200 bps */
47 #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
51 * 0x40000000 - 0x4fffffff - PCI Memory
52 * 0x50000000 - 0x50ffffff - PCI IO Space
55 #define CONFIG_PCI_PNP 1
56 #define CONFIG_PCI_SCAN_SHOW 1
57 #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
59 #define CONFIG_PCI_MEM_BUS 0x40000000
60 #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
61 #define CONFIG_PCI_MEM_SIZE 0x10000000
63 #define CONFIG_PCI_IO_BUS 0x50000000
64 #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
65 #define CONFIG_PCI_IO_SIZE 0x01000000
68 #if 0 /* test-only !!! */
69 #define CONFIG_EEPRO100 1
70 #define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
71 #define CONFIG_NS8382X 1
75 #define CONFIG_MAC_PARTITION
76 #define CONFIG_DOS_PARTITION
80 #define CONFIG_USB_OHCI
81 #define CONFIG_USB_STORAGE
88 #define CONFIG_BOOTP_BOOTFILESIZE
89 #define CONFIG_BOOTP_BOOTPATH
90 #define CONFIG_BOOTP_GATEWAY
91 #define CONFIG_BOOTP_HOSTNAME
95 * Command line configuration.
97 #include <config_cmd_default.h>
99 #define CONFIG_CMD_BSP
100 #define CONFIG_CMD_EEPROM
101 #define CONFIG_CMD_ELF
102 #define CONFIG_CMD_FAT
103 #define CONFIG_CMD_I2C
104 #define CONFIG_CMD_IDE
106 #define CONFIG_CMD_PCI
109 #if (CONFIG_SYS_TEXT_BASE == 0xFF000000) /* Boot low with 16 MB Flash */
110 # define CONFIG_SYS_LOWBOOT 1
111 # define CONFIG_SYS_LOWBOOT16 1
113 #if (CONFIG_SYS_TEXT_BASE == 0xFF800000) /* Boot low with 8 MB Flash */
114 # define CONFIG_SYS_LOWBOOT 1
115 # define CONFIG_SYS_LOWBOOT08 1
121 #define CONFIG_BOOTDELAY 3 /* autoboot after 5 seconds */
123 #define CONFIG_PREBOOT "echo;" \
124 "echo Welcome to ParaFinder pf5200;" \
127 #undef CONFIG_BOOTARGS
129 #define CONFIG_EXTRA_ENV_SETTINGS \
131 "flash_vxworks0=run ata_vxworks_args;setenv loadaddr ff000000;bootvx\0" \
132 "flash_vxworks1=run ata_vxworks_args;setenv loadaddr ff200000:bootvx\0" \
133 "net_vxworks=phypower 1;sleep 2;tftp ${loadaddr} ${image};run vxworks_args;bootvx\0" \
134 "vxworks_args=setenv bootargs fec(0,0)${host}:${image} h=${serverip} e=${ipaddr} g=${gatewayip} u=${user} ${pass} tn=${target} s=${script}\0" \
135 "ata_vxworks_args=setenv bootargs /ata0/vxWorks h=${serverip} e=${ipaddr} g=${gatewayip} u=${user} ${pass} tn=${target} s=${script} o=fec0 \0" \
136 "loadaddr=01000000\0" \
137 "serverip=192.168.2.99\0" \
138 "gatewayip=10.0.0.79\0" \
140 "target=pf5200.esd\0" \
141 "script=pf5200.bat\0" \
142 "image=/tftpboot/vxWorks_pf5200\0" \
143 "ipaddr=10.0.13.196\0" \
144 "netmask=255.255.0.0\0" \
147 #define CONFIG_BOOTCOMMAND "run flash_vxworks0"
150 * IPB Bus clocking configuration.
152 #undef CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
156 #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
157 #define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */
159 #define CONFIG_SYS_I2C_SPEED 86000 /* 100 kHz */
160 #define CONFIG_SYS_I2C_SLAVE 0x7F
163 * EEPROM configuration
165 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
166 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
167 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5
168 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 20
169 #define CONFIG_SYS_I2C_MULTI_EEPROMS 1
171 * Flash configuration
173 #define CONFIG_SYS_FLASH_BASE 0xFE000000
174 #define CONFIG_SYS_FLASH_SIZE 0x02000000
175 #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00000000)
176 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
177 #define CONFIG_SYS_MAX_FLASH_SECT 512
179 #define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
180 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
183 * Environment settings
185 #if 1 /* test-only */
186 #define CONFIG_ENV_IS_IN_FLASH
187 #define CONFIG_ENV_SIZE 0x10000
188 #define CONFIG_ENV_SECT_SIZE 0x10000
189 #define CONFIG_ENV_OVERWRITE 1
191 #define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
192 #define CONFIG_ENV_OFFSET 0x0000 /* environment starts at the beginning of the EEPROM */
193 #define CONFIG_ENV_SIZE 0x0400 /* 8192 bytes may be used for env vars */
194 /* total size of a CAT24WC32 is 8192 bytes */
195 #define CONFIG_ENV_OVERWRITE 1
201 #define CONFIG_SYS_MBAR 0xF0000000
202 #define CONFIG_SYS_SDRAM_BASE 0x00000000
203 #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
205 /* Use SRAM until RAM will be available */
206 #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
207 #define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE /* Size of used area in DPRAM */
209 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
210 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
212 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
213 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
214 # define CONFIG_SYS_RAMBOOT 1
217 #define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
218 #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
219 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
222 * Ethernet configuration
224 #define CONFIG_MPC5xxx_FEC 1
225 #define CONFIG_MPC5xxx_FEC_MII100
227 * Define CONFIG_MPC5xxx_FEC_MII10 to force FEC at 10Mb
229 /* #define CONFIG_MPC5xxx_FEC_MII10 */
230 #define CONFIG_PHY_ADDR 0x00
231 #define CONFIG_UDP_CHECKSUM 1
236 #define CONFIG_SYS_GPS_PORT_CONFIG 0x01052444
239 * Miscellaneous configurable options
241 #define CONFIG_SYS_LONGHELP /* undef to save memory */
242 #if defined(CONFIG_CMD_KGDB)
243 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
245 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
247 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
248 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
249 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
251 #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
252 #define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
254 #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
256 #define CONFIG_SYS_VXWORKS_MAC_PTR 0x00000000 /* Pass Ethernet MAC to VxWorks */
258 #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
259 #if defined(CONFIG_CMD_KGDB)
260 # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
264 * Various low-level settings
266 #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
267 #define CONFIG_SYS_HID0_FINAL HID0_ICE
269 #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
270 #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
271 #define CONFIG_SYS_BOOTCS_CFG 0x0004DD00
273 #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
274 #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
276 #define CONFIG_SYS_CS1_START 0xfd000000
277 #define CONFIG_SYS_CS1_SIZE 0x00010000
278 #define CONFIG_SYS_CS1_CFG 0x10101410
280 #define CONFIG_SYS_CS_BURST 0x00000000
281 #define CONFIG_SYS_CS_DEADCYCLE 0x33333333
283 #define CONFIG_SYS_RESET_ADDRESS 0xff000000
285 /*-----------------------------------------------------------------------
287 *-----------------------------------------------------------------------
289 #define CONFIG_USB_CLOCK 0x0001BBBB
290 #define CONFIG_USB_CONFIG 0x00001000
292 /*-----------------------------------------------------------------------
293 * IDE/ATA stuff Supports IDE harddisk
294 *-----------------------------------------------------------------------
297 #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
299 #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
300 #undef CONFIG_IDE_LED /* LED for ide not supported */
302 #define CONFIG_IDE_RESET /* reset for ide supported */
303 #define CONFIG_IDE_PREINIT
305 #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
306 #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
308 #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
310 #define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
312 /* Offset for data I/O */
313 #define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
315 /* Offset for normal register accesses */
316 #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
318 /* Offset for alternate registers */
319 #define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
321 /* Interval between registers */
322 #define CONFIG_SYS_ATA_STRIDE 4
324 /*-----------------------------------------------------------------------
327 #define CONFIG_SYS_FPGA_XC95XL 1 /* using Xilinx XC95XL CPLD */
328 #define CONFIG_SYS_FPGA_MAX_SIZE 32*1024 /* 32kByte is enough for CPLD */
330 /* CPLD program pin configuration */
331 #define CONFIG_SYS_FPGA_PRG 0x20000000 /* JTAG TMS pin (ppc output) */
332 #define CONFIG_SYS_FPGA_CLK 0x10000000 /* JTAG TCK pin (ppc output) */
333 #define CONFIG_SYS_FPGA_DATA 0x20000000 /* JTAG TDO->TDI data pin (ppc output) */
334 #define CONFIG_SYS_FPGA_DONE 0x10000000 /* JTAG TDI->TDO pin (ppc input) */
336 #define JTAG_GPIO_ADDR_TMS (CONFIG_SYS_MBAR + 0xB10) /* JTAG TMS pin (GPS data out value reg.) */
337 #define JTAG_GPIO_ADDR_TCK (CONFIG_SYS_MBAR + 0xC0C) /* JTAG TCK pin (GPW data out value reg.) */
338 #define JTAG_GPIO_ADDR_TDI (CONFIG_SYS_MBAR + 0xC0C) /* JTAG TDO->TDI pin (GPW data out value reg.) */
339 #define JTAG_GPIO_ADDR_TDO (CONFIG_SYS_MBAR + 0xB14) /* JTAG TDI->TDO pin (GPS data in value reg.) */
341 #define JTAG_GPIO_ADDR_CFG (CONFIG_SYS_MBAR + 0xB00)
342 #define JTAG_GPIO_CFG_SET 0x00000000
343 #define JTAG_GPIO_CFG_RESET 0x00F00000
345 #define JTAG_GPIO_ADDR_EN_TMS (CONFIG_SYS_MBAR + 0xB04)
346 #define JTAG_GPIO_TMS_EN_SET 0x20000000 /* Enable for GPIO */
347 #define JTAG_GPIO_TMS_EN_RESET 0x00000000
348 #define JTAG_GPIO_ADDR_DDR_TMS (CONFIG_SYS_MBAR + 0xB0C)
349 #define JTAG_GPIO_TMS_DDR_SET 0x20000000 /* Set as output */
350 #define JTAG_GPIO_TMS_DDR_RESET 0x00000000
352 #define JTAG_GPIO_ADDR_EN_TCK (CONFIG_SYS_MBAR + 0xC00)
353 #define JTAG_GPIO_TCK_EN_SET 0x20000000 /* Enable for GPIO */
354 #define JTAG_GPIO_TCK_EN_RESET 0x00000000
355 #define JTAG_GPIO_ADDR_DDR_TCK (CONFIG_SYS_MBAR + 0xC08)
356 #define JTAG_GPIO_TCK_DDR_SET 0x20000000 /* Set as output */
357 #define JTAG_GPIO_TCK_DDR_RESET 0x00000000
359 #define JTAG_GPIO_ADDR_EN_TDI (CONFIG_SYS_MBAR + 0xC00)
360 #define JTAG_GPIO_TDI_EN_SET 0x10000000 /* Enable as GPIO */
361 #define JTAG_GPIO_TDI_EN_RESET 0x00000000
362 #define JTAG_GPIO_ADDR_DDR_TDI (CONFIG_SYS_MBAR + 0xC08)
363 #define JTAG_GPIO_TDI_DDR_SET 0x10000000 /* Set as output */
364 #define JTAG_GPIO_TDI_DDR_RESET 0x00000000
366 #define JTAG_GPIO_ADDR_EN_TDO (CONFIG_SYS_MBAR + 0xB04)
367 #define JTAG_GPIO_TDO_EN_SET 0x10000000 /* Enable as GPIO */
368 #define JTAG_GPIO_TDO_EN_RESET 0x00000000
369 #define JTAG_GPIO_ADDR_DDR_TDO (CONFIG_SYS_MBAR + 0xB0C)
370 #define JTAG_GPIO_TDO_DDR_SET 0x00000000
371 #define JTAG_GPIO_TDO_DDR_RESET 0x10000000 /* Set as input */
373 #endif /* __CONFIG_H */