3 * Stefan Roese, DENX Software Engineering, sr@denx.de.
5 * See file CREDITS for list of people who contributed to this
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 /************************************************************************
25 * pcs440ep.h - configuration for PCS440EP board
26 ***********************************************************************/
30 /*-----------------------------------------------------------------------
31 * High Level Configuration Options
32 *----------------------------------------------------------------------*/
33 #define CONFIG_PCS440EP 1 /* Board is PCS440EP */
34 #define CONFIG_440EP 1 /* Specific PPC440EP support */
35 #define CONFIG_440 1 /* ... PPC440 family */
36 #define CONFIG_4xx 1 /* ... PPC4xx family */
37 #define CONFIG_SYS_CLK_FREQ 33333333 /* external freq to pll */
39 #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
40 #define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
42 /*-----------------------------------------------------------------------
43 * Base addresses -- Note these are effective addresses where the
44 * actual resources get mapped (not physical addresses)
45 *----------------------------------------------------------------------*/
46 #define CFG_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Monitor */
47 #define CFG_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
48 #define CFG_MONITOR_BASE (-CFG_MONITOR_LEN)
49 #define CFG_SDRAM_BASE 0x00000000 /* _must_ be 0 */
50 #define CFG_FLASH_BASE 0xfff00000 /* start of FLASH */
51 #define CFG_PCI_MEMBASE 0xa0000000 /* mapped pci memory*/
52 #define CFG_PCI_MEMBASE1 CFG_PCI_MEMBASE + 0x10000000
53 #define CFG_PCI_MEMBASE2 CFG_PCI_MEMBASE1 + 0x10000000
54 #define CFG_PCI_MEMBASE3 CFG_PCI_MEMBASE2 + 0x10000000
56 /*Don't change either of these*/
57 #define CFG_PERIPHERAL_BASE 0xef600000 /* internal peripherals*/
58 #define CFG_PCI_BASE 0xe0000000 /* internal PCI regs*/
59 /*Don't change either of these*/
61 #define CFG_USB_DEVICE 0x50000000
62 #define CFG_BOOT_BASE_ADDR 0xf0000000
64 /*-----------------------------------------------------------------------
65 * Initial RAM & stack pointer (placed in SDRAM)
66 *----------------------------------------------------------------------*/
67 #define CFG_INIT_RAM_DCACHE 1 /* d-cache as init ram */
68 #define CFG_INIT_RAM_ADDR 0x70000000 /* DCache */
69 #define CFG_INIT_RAM_END (8 << 10)
70 #define CFG_GBL_DATA_SIZE 256 /* num bytes initial data*/
71 #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
72 #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
74 /*-----------------------------------------------------------------------
76 *----------------------------------------------------------------------*/
77 #undef CFG_EXT_SERIAL_CLOCK /* no external clk used */
78 #define CONFIG_BAUDRATE 115200
79 #define CONFIG_SERIAL_MULTI 1
80 /*define this if you want console on UART1*/
81 #undef CONFIG_UART1_CONSOLE
83 #define CFG_BAUDRATE_TABLE \
84 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
86 /*-----------------------------------------------------------------------
88 *----------------------------------------------------------------------*/
89 #define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
91 /*-----------------------------------------------------------------------
93 *----------------------------------------------------------------------*/
94 #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
95 #define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
97 #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
98 #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
100 #define CFG_FLASH_WORD_SIZE unsigned char /* flash word size (width) */
101 #define CFG_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
102 #define CFG_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
104 #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
106 #ifdef CFG_ENV_IS_IN_FLASH
107 #define CFG_ENV_SECT_SIZE 0x10000 /* size of one complete sector */
108 #define CFG_ENV_ADDR (CFG_MONITOR_BASE-CFG_ENV_SECT_SIZE)
109 #define CFG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
111 /* Address and size of Redundant Environment Sector */
112 #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR-CFG_ENV_SECT_SIZE)
113 #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
114 #endif /* CFG_ENV_IS_IN_FLASH */
116 /*-----------------------------------------------------------------------
118 *----------------------------------------------------------------------*/
119 #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for setup */
120 #undef CONFIG_DDR_ECC /* don't use ECC */
121 #define SPD_EEPROM_ADDRESS {0x50}
123 /*-----------------------------------------------------------------------
125 *----------------------------------------------------------------------*/
126 #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
127 #undef CONFIG_SOFT_I2C /* I2C bit-banged */
128 #define CFG_I2C_SPEED 100000 /* I2C speed and slave address */
129 #define CFG_I2C_SLAVE 0x7F
131 #define CFG_I2C_EEPROM_ADDR (0xa4>>1)
132 #define CFG_I2C_EEPROM_ADDR_LEN 1
133 #define CFG_EEPROM_PAGE_WRITE_ENABLE
134 #define CFG_EEPROM_PAGE_WRITE_BITS 3
135 #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
137 #define CONFIG_PREBOOT "echo;" \
138 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
141 #undef CONFIG_BOOTARGS
143 #define CONFIG_EXTRA_ENV_SETTINGS \
145 "hostname=pcs440ep\0" \
146 "nfsargs=setenv bootargs root=/dev/nfs rw " \
147 "nfsroot=${serverip}:${rootpath}\0" \
148 "ramargs=setenv bootargs root=/dev/ram rw\0" \
149 "addip=setenv bootargs ${bootargs} " \
150 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
151 ":${hostname}:${netdev}:off panic=1\0" \
152 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
153 "flash_nfs=run nfsargs addip addtty;" \
154 "bootm ${kernel_addr}\0" \
155 "flash_self=run ramargs addip addtty;" \
156 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
157 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
159 "rootpath=/opt/eldk/ppc_4xx\0" \
160 "bootfile=/tftpboot/pcs440ep/uImage\0" \
161 "kernel_addr=FFF00000\0" \
162 "ramdisk_addr=FFF00000\0" \
163 "load=tftp 100000 /tftpboot/pcs440ep/u-boot.bin\0" \
164 "update=protect off FFFA0000 FFFFFFFF;era FFFA0000 FFFFFFFF;" \
165 "cp.b 100000 FFFA0000 60000\0" \
166 "upd=run load;run update\0" \
168 #define CONFIG_BOOTCOMMAND "run flash_self"
171 #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
173 #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
176 #define CONFIG_BAUDRATE 115200
178 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
179 #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
181 #define CONFIG_MII 1 /* MII PHY management */
182 #define CONFIG_NET_MULTI 1 /* required for netconsole */
183 #define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
184 #define CONFIG_PHY_ADDR 1 /* PHY address, See schematics */
185 #define CONFIG_PHY1_ADDR 2
187 #define CFG_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */
189 #define CONFIG_NETCONSOLE /* include NetConsole support */
192 #define CONFIG_MAC_PARTITION
193 #define CONFIG_DOS_PARTITION
194 #define CONFIG_ISO_PARTITION
198 #define CONFIG_USB_OHCI
199 #define CONFIG_USB_STORAGE
201 /*Comment this out to enable USB 1.1 device*/
202 #define USB_2_0_DEVICE
203 #endif /*CONFIG_440EP*/
206 #define CONFIG_PANIC_HANG
208 #define CONFIG_HW_WATCHDOG /* watchdog */
211 #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
231 #define CONFIG_SUPPORT_VFAT
233 /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
234 #include <cmd_confdefs.h>
237 * Miscellaneous configurable options
239 #define CFG_LONGHELP /* undef to save memory */
240 #define CFG_PROMPT "=> " /* Monitor Command Prompt */
241 #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
242 #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
244 #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
246 #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
247 #define CFG_MAXARGS 16 /* max number of command args */
248 #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
250 #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
251 #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
253 #define CFG_LOAD_ADDR 0x100000 /* default load address */
254 #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
255 #define CONFIG_LYNXKDI 1 /* support kdi files */
257 #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
259 /*-----------------------------------------------------------------------
261 *-----------------------------------------------------------------------
264 #define CONFIG_PCI /* include pci support */
265 #undef CONFIG_PCI_PNP /* do (not) pci plug-and-play */
266 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
267 #define CFG_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CFG_PCI_MEMBASE*/
269 /* Board-specific PCI */
270 #define CFG_PCI_PRE_INIT /* enable board pci_pre_init() */
271 #define CFG_PCI_TARGET_INIT
272 #define CFG_PCI_MASTER_INIT
274 #define CFG_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
275 #define CFG_PCI_SUBSYS_ID 0xcafe /* Whatever */
278 * For booting Linux, the board info and command line data
279 * have to be in the first 8 MB of memory, since this is
280 * the maximum mapped by the Linux kernel during initialization.
282 #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
284 /*-----------------------------------------------------------------------
285 * External Bus Controller (EBC) Setup
286 *----------------------------------------------------------------------*/
287 #define FLASH_BASE0_PRELIM 0xFFF00000 /* FLASH bank #0 */
288 #define FLASH_BASE1_PRELIM 0xFFF80000 /* FLASH bank #1 */
290 #define CFG_FLASH FLASH_BASE0_PRELIM
291 #define CFG_SRAM 0xF1000000
292 #define CFG_FPGA 0xF2000000
293 #define CFG_CF1 0xF0000000
294 #define CFG_CF2 0xF0100000
296 /* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
297 #define CFG_EBC_PB0AP 0x02010000 /* TWT=4,OEN=1 */
298 #define CFG_EBC_PB0CR (CFG_FLASH | 0x18000) /* BS=1MB,BU=R/W,BW=8bit */
300 /* Memory Bank 1 (SRAM) initialization */
301 #define CFG_EBC_PB1AP 0x01810040 /* TWT=3,OEN=1,BEM=1 */
302 #define CFG_EBC_PB1CR (CFG_SRAM | 0x5A000) /* BS=4MB,BU=R/W,BW=16bit */
304 /* Memory Bank 2 (FPGA) initialization */
305 #define CFG_EBC_PB2AP 0x01010440 /* TWT=2,OEN=1,TH=2,BEM=1 */
306 #define CFG_EBC_PB2CR (CFG_FPGA | 0x5A000) /* BS=4MB,BU=R/W,BW=16bit */
308 /* Memory Bank 3 (CompactFlash) initialization */
309 #define CFG_EBC_PB3AP 0x080BD400
310 #define CFG_EBC_PB3CR (CFG_CF1 | 0x1A000) /* BS=1MB,BU=R/W,BW=16bit */
312 /* Memory Bank 4 (CompactFlash) initialization */
313 #define CFG_EBC_PB4AP 0x080BD400
314 #define CFG_EBC_PB4CR (CFG_CF2 | 0x1A000) /* BS=1MB,BU=R/W,BW=16bit */
316 /*-----------------------------------------------------------------------
317 * PPC440 GPIO Configuration
319 #define CFG_440_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \
322 {GPIO0_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO0 EBC_ADDR(7) DMA_REQ(2) */ \
323 {GPIO0_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO1 EBC_ADDR(6) DMA_ACK(2) */ \
324 {GPIO0_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO2 EBC_ADDR(5) DMA_EOT/TC(2) */ \
325 {GPIO0_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO3 EBC_ADDR(4) DMA_REQ(3) */ \
326 {GPIO0_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO4 EBC_ADDR(3) DMA_ACK(3) */ \
327 {GPIO0_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO5 EBC_ADDR(2) DMA_EOT/TC(3) */ \
328 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO6 EBC_CS_N(1) */ \
329 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO7 EBC_CS_N(2) */ \
330 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO8 EBC_CS_N(3) */ \
331 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO9 EBC_CS_N(4) */ \
332 {GPIO0_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO10 EBC_CS_N(5) */ \
333 {GPIO0_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO11 EBC_BUS_ERR */ \
334 {GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO12 ZII_p0Rxd(0) */ \
335 {GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO13 ZII_p0Rxd(1) */ \
336 {GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO14 ZII_p0Rxd(2) */ \
337 {GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO15 ZII_p0Rxd(3) */ \
338 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO16 ZII_p0Txd(0) */ \
339 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO17 ZII_p0Txd(1) */ \
340 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO18 ZII_p0Txd(2) */ \
341 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO19 ZII_p0Txd(3) */ \
342 {GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO20 ZII_p0Rx_er */ \
343 {GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO21 ZII_p0Rx_dv */ \
344 {GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO22 ZII_p0RxCrs */ \
345 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO23 ZII_p0Tx_er */ \
346 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO24 ZII_p0Tx_en */ \
347 {GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO25 ZII_p0Col */ \
348 {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO26 USB2D_RXVALID */ \
349 {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO27 EXT_EBC_REQ USB2D_RXERROR */ \
350 {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO28 USB2D_TXVALID */ \
351 {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO29 EBC_EXT_HDLA USB2D_PAD_SUSPNDM */ \
352 {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO30 EBC_EXT_ACK USB2D_XCVRSELECT*/ \
353 {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO31 EBC_EXR_BUSREQ USB2D_TERMSELECT*/ \
357 {GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO32 USB2D_OPMODE0 */ \
358 {GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO33 USB2D_OPMODE1 */ \
359 {GPIO1_BASE, GPIO_OUT, GPIO_ALT3, GPIO_OUT_NO_CHG}, /* GPIO34 UART0_DCD_N UART1_DSR_CTS_N UART2_SOUT*/ \
360 {GPIO1_BASE, GPIO_IN, GPIO_ALT3, GPIO_OUT_NO_CHG}, /* GPIO35 UART0_8PIN_DSR_N UART1_RTS_DTR_N UART2_SIN*/ \
361 {GPIO1_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO36 UART0_8PIN_CTS_N UART3_SIN*/ \
362 {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO37 UART0_RTS_N */ \
363 {GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_NO_CHG}, /* GPIO38 UART0_DTR_N UART1_SOUT */ \
364 {GPIO1_BASE, GPIO_IN, GPIO_ALT2, GPIO_OUT_NO_CHG}, /* GPIO39 UART0_RI_N UART1_SIN */ \
365 {GPIO1_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO40 UIC_IRQ(0) */ \
366 {GPIO1_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO41 UIC_IRQ(1) */ \
367 {GPIO1_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO42 UIC_IRQ(2) */ \
368 {GPIO1_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO43 UIC_IRQ(3) */ \
369 {GPIO1_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO44 UIC_IRQ(4) DMA_ACK(1) */ \
370 {GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO45 UIC_IRQ(6) DMA_EOT/TC(1) */ \
371 {GPIO1_BASE, GPIO_BI, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO46 UIC_IRQ(7) DMA_REQ(0) */ \
372 {GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO47 UIC_IRQ(8) DMA_ACK(0) */ \
373 {GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO48 UIC_IRQ(9) DMA_EOT/TC(0) */ \
374 {GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO49 Unselect via TraceSelect Bit */ \
375 {GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO50 Unselect via TraceSelect Bit */ \
376 {GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO51 Unselect via TraceSelect Bit */ \
377 {GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO52 Unselect via TraceSelect Bit */ \
378 {GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO53 Unselect via TraceSelect Bit */ \
379 {GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO54 Unselect via TraceSelect Bit */ \
380 {GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO55 Unselect via TraceSelect Bit */ \
381 {GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO56 Unselect via TraceSelect Bit */ \
382 {GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO57 Unselect via TraceSelect Bit */ \
383 {GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO58 Unselect via TraceSelect Bit */ \
384 {GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO59 Unselect via TraceSelect Bit */ \
385 {GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO60 Unselect via TraceSelect Bit */ \
386 {GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO61 Unselect via TraceSelect Bit */ \
387 {GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO62 Unselect via TraceSelect Bit */ \
388 {GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO63 Unselect via TraceSelect Bit */ \
392 /*-----------------------------------------------------------------------
393 * Cache Configuration
395 #define CFG_DCACHE_SIZE (32<<10) /* For AMCC 440 CPUs */
396 #define CFG_CACHELINE_SIZE 32 /* ... */
397 #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
398 #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
402 * Internal Definitions
406 #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
407 #define BOOTFLAG_WARM 0x02 /* Software reboot */
409 #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
410 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
411 #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
414 #endif /* __CONFIG_H */