2 * Copyright (C) Stefano Babic <sbabic@denx.de>
4 * SPDX-License-Identifier: GPL-2.0+
8 #ifndef __PCM058_CONFIG_H
9 #define __PCM058_CONFIG_H
11 #include <config_distro_defaults.h>
14 #define CONFIG_SPL_SPI_LOAD
15 #define CONFIG_SYS_SPI_U_BOOT_OFFS (64 * 1024)
19 #include "mx6_common.h"
22 #define CONFIG_IMX_THERMAL
25 #define CONFIG_MXC_UART
26 #define CONFIG_MXC_UART_BASE UART2_BASE
27 #define CONSOLE_DEV "ttymxc1"
29 #define PHYS_SDRAM_SIZE (1u * 1024 * 1024 * 1024)
32 #define CONFIG_DISPLAY_BOARDINFO_LATE
35 /* Size of malloc() pool */
36 #define CONFIG_SYS_MALLOC_LEN (8 * SZ_1M)
39 #define CONFIG_FEC_MXC
41 #define IMX_FEC_BASE ENET_BASE_ADDR
42 #define CONFIG_FEC_XCV_TYPE RGMII
43 #define CONFIG_ETHPRIME "FEC"
44 #define CONFIG_FEC_MXC_PHYADDR 3
47 #define CONFIG_PHY_MICREL
48 #define CONFIG_PHY_KSZ9031
51 #define CONFIG_MXC_SPI
52 #define CONFIG_SF_DEFAULT_BUS 0
53 #define CONFIG_SF_DEFAULT_CS 0
54 #define CONFIG_SF_DEFAULT_SPEED 20000000
55 #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
58 #define CONFIG_SYS_I2C
59 #define CONFIG_SYS_I2C_MXC
60 #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 2 */
61 #define CONFIG_SYS_I2C_SPEED 100000
63 #ifndef CONFIG_SPL_BUILD
64 #define CONFIG_CMD_NAND
65 /* Enable NAND support */
66 #define CONFIG_CMD_NAND_TRIMFFS
67 #define CONFIG_NAND_MXS
68 #define CONFIG_SYS_MAX_NAND_DEVICE 1
69 #define CONFIG_SYS_NAND_BASE 0x40000000
70 #define CONFIG_SYS_NAND_5_ADDR_CYCLE
71 #define CONFIG_SYS_NAND_ONFI_DETECTION
74 /* DMA stuff, needed for GPMI/MXS NAND support */
75 #define CONFIG_APBH_DMA
76 #define CONFIG_APBH_DMA_BURST
77 #define CONFIG_APBH_DMA_BURST8
79 /* Filesystem support */
81 #define CONFIG_CMD_UBIFS
82 #define CONFIG_CMD_MTDPARTS
83 #define CONFIG_MTD_PARTITIONS
84 #define CONFIG_MTD_DEVICE
85 #define MTDIDS_DEFAULT "nand0=nand"
86 #define MTDPARTS_DEFAULT "mtdparts=nand:16m(uboot),1m(env),-(rootfs)"
88 /* Various command support */
91 /* Physical Memory Map */
92 #define CONFIG_NR_DRAM_BANKS 1
93 #define PHYS_SDRAM MMDC0_ARB_BASE_ADDR
95 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM
96 #define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
97 #define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
99 #define CONFIG_SYS_INIT_SP_OFFSET \
100 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
101 #define CONFIG_SYS_INIT_SP_ADDR \
102 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
105 #define CONFIG_SYS_FSL_ESDHC_ADDR 0
106 #define CONFIG_SYS_FSL_USDHC_NUM 1
108 /* Environment organization */
109 #define CONFIG_ENV_IS_IN_SPI_FLASH
110 #define CONFIG_ENV_SIZE (16 * 1024)
111 #define CONFIG_ENV_OFFSET (1024 * SZ_1K)
112 #define CONFIG_ENV_SECT_SIZE (64 * SZ_1K)
113 #define CONFIG_ENV_SPI_BUS CONFIG_SF_DEFAULT_BUS
114 #define CONFIG_ENV_SPI_CS CONFIG_SF_DEFAULT_CS
115 #define CONFIG_ENV_SPI_MODE CONFIG_SF_DEFAULT_MODE
116 #define CONFIG_ENV_SPI_MAX_HZ CONFIG_SF_DEFAULT_SPEED
117 #define CONFIG_SYS_REDUNDAND_ENVIRONMENT
118 #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + \
119 CONFIG_ENV_SECT_SIZE)
120 #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
122 #ifdef CONFIG_ENV_IS_IN_NAND
123 #define CONFIG_ENV_OFFSET (0x1E0000)
124 #define CONFIG_ENV_SECT_SIZE (128 * SZ_1K)