1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Board configuration file for Phytec phyBOARD-i.MX6ULL-Segin SBC
4 * Copyright (C) 2019 Parthiban Nallathambi <parthitce@gmail.com>
6 * Based on include/configs/xpress.h:
7 * Copyright (C) 2015-2016 Stefan Roese <sr@denx.de>
10 #define __PCL063_ULL_H
12 #include <linux/sizes.h>
13 #include <linux/stringify.h>
14 #include "mx6_common.h"
19 #define CONFIG_SYS_FSL_USDHC_NUM 2
21 /* Environment settings */
23 /* Environment in SD */
24 #define MMC_ROOTFS_DEV 0
25 #define MMC_ROOTFS_PART 2
28 #define CONFIG_MXC_UART_BASE UART1_BASE
32 #define CONFIG_SYS_FSL_ESDHC_ADDR USDHC2_BASE_ADDR
36 /* Miscellaneous configurable options */
38 /* Physical Memory Map */
39 #define PHYS_SDRAM MMDC0_ARB_BASE_ADDR
40 #define PHYS_SDRAM_SIZE SZ_256M
42 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM
43 #define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
44 #define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
47 #define CONFIG_SYS_MAX_NAND_DEVICE 1
48 #define CONFIG_SYS_NAND_BASE 0x40000000
51 #define CONFIG_MXC_USB_PORTSC (PORT_PTS_UTMI | PORT_PTS_PTW)
52 #define CONFIG_MXC_USB_FLAGS 0
53 #define CONFIG_USB_MAX_CONTROLLER_COUNT 1
56 "mmcdev=" __stringify(MMC_ROOTFS_DEV) "\0" \
57 "mmcpart=" __stringify(MMC_ROOTFS_PART) "\0" \
61 "optargs=rw rootwait\0" \
62 "mmcautodetect=yes\0" \
63 "mmcrootfstype=ext4\0" \
64 "mmcfit_name=fitImage\0" \
65 "mmcloadfit=fatload mmc ${mmcdev}:${fitpart} ${fit_addr} " \
67 "mmcargs=setenv bootargs " \
68 "root=/dev/mmcblk${mmcdev}p${mmcpart} ${optargs} " \
69 "console=${console} rootfstype=${mmcrootfstype}\0" \
70 "mmc_mmc_fit=run mmcloadfit;run mmcargs addcon; bootm ${fit_addr}\0" \
72 /* Default environment */
73 #define CONFIG_EXTRA_ENV_SETTINGS \
74 "fdt_high=0xffffffff\0" \
75 "console=ttymxc0,115200n8\0" \
76 "addcon=setenv bootargs ${bootargs} console=${console},${baudrate}\0" \
77 "fit_addr=0x82000000\0" \
80 #define BOOT_TARGET_DEVICES(func) \
85 #include <config_distro_bootcmd.h>
87 #endif /* __PCL063_ULL_H */