1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright 2010-2011 Freescale Semiconductor, Inc.
8 * QorIQ RDB boards configuration file
13 #include <linux/stringify.h>
15 #if defined(CONFIG_TARGET_P1020RDB_PC)
16 #define CONFIG_BOARDNAME "P1020RDB-PC"
17 #define CONFIG_VSC7385_ENET
19 #define __SW_BOOT_MASK 0x03
20 #define __SW_BOOT_NOR 0x5c
21 #define __SW_BOOT_SPI 0x1c
22 #define __SW_BOOT_SD 0x9c
23 #define __SW_BOOT_NAND 0xec
24 #define __SW_BOOT_PCIE 0x6c
25 #define CONFIG_SYS_L2_SIZE (256 << 10)
29 * P1020RDB-PD board has user selectable switches for evaluating different
30 * frequency and boot options for the P1020 device. The table that
31 * follow describe the available options. The front six binary number was in
32 * accordance with SW3[1:6].
33 * 111101 533 533 267 667 NOR Core0 boot; Core1 hold-off
34 * 101101 667 667 333 667 NOR Core0 boot; Core1 hold-off
35 * 011001 800 800 400 667 NOR Core0 boot; Core1 hold-off
36 * 001001 800 800 400 667 SD/MMC Core0 boot; Core1 hold-off
37 * 001101 800 800 400 667 SPI Core0 boot; Core1 hold-off
38 * 010001 800 800 400 667 NAND Core0 boot; Core1 hold-off
39 * 011101 800 800 400 667 PCIe-2 Core0 boot; Core1 hold-off
41 #if defined(CONFIG_TARGET_P1020RDB_PD)
42 #define CONFIG_BOARDNAME "P1020RDB-PD"
43 #define CONFIG_VSC7385_ENET
45 #define __SW_BOOT_MASK 0x03
46 #define __SW_BOOT_NOR 0x64
47 #define __SW_BOOT_SPI 0x34
48 #define __SW_BOOT_SD 0x24
49 #define __SW_BOOT_NAND 0x44
50 #define __SW_BOOT_PCIE 0x74
51 #define CONFIG_SYS_L2_SIZE (256 << 10)
53 * Dynamic MTD Partition support with mtdparts
57 #if defined(CONFIG_TARGET_P2020RDB)
58 #define CONFIG_BOARDNAME "P2020RDB-PC"
59 #define CONFIG_VSC7385_ENET
60 #define __SW_BOOT_MASK 0x03
61 #define __SW_BOOT_NOR 0xc8
62 #define __SW_BOOT_SPI 0x28
63 #define __SW_BOOT_SD 0x68 /* or 0x18 */
64 #define __SW_BOOT_NAND 0xe8
65 #define __SW_BOOT_PCIE 0xa8
66 #define CONFIG_SYS_L2_SIZE (512 << 10)
68 * Dynamic MTD Partition support with mtdparts
73 #define CONFIG_SPL_FLUSH_IMAGE
74 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
75 #define CONFIG_SPL_PAD_TO 0x20000
76 #define CONFIG_SPL_MAX_SIZE (128 * 1024)
77 #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
78 #define CONFIG_SYS_MMC_U_BOOT_DST (0x11000000)
79 #define CONFIG_SYS_MMC_U_BOOT_START (0x11000000)
80 #define CONFIG_SYS_MMC_U_BOOT_OFFS (128 << 10)
81 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
82 #ifdef CONFIG_SPL_BUILD
83 #define CONFIG_SPL_COMMON_INIT_DDR
85 #elif defined(CONFIG_SPIFLASH)
86 #define CONFIG_SPL_SPI_FLASH_MINIMAL
87 #define CONFIG_SPL_FLUSH_IMAGE
88 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
89 #define CONFIG_SPL_PAD_TO 0x20000
90 #define CONFIG_SPL_MAX_SIZE (128 * 1024)
91 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
92 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x11000000)
93 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x11000000)
94 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (128 << 10)
95 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
96 #ifdef CONFIG_SPL_BUILD
97 #define CONFIG_SPL_COMMON_INIT_DDR
99 #elif defined(CONFIG_MTD_RAW_NAND)
100 #ifdef CONFIG_TPL_BUILD
101 #define CONFIG_SPL_FLUSH_IMAGE
102 #define CONFIG_SPL_NAND_INIT
103 #define CONFIG_SPL_COMMON_INIT_DDR
104 #define CONFIG_SPL_MAX_SIZE (128 << 10)
105 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
106 #define CONFIG_SYS_NAND_U_BOOT_SIZE (832 << 10)
107 #define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000)
108 #define CONFIG_SYS_NAND_U_BOOT_START (0x11000000)
109 #elif defined(CONFIG_SPL_BUILD)
110 #define CONFIG_SPL_INIT_MINIMAL
111 #define CONFIG_SPL_FLUSH_IMAGE
112 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
113 #define CONFIG_SPL_MAX_SIZE 4096
114 #define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10)
115 #define CONFIG_SYS_NAND_U_BOOT_DST 0xf8f80000
116 #define CONFIG_SYS_NAND_U_BOOT_START 0xf8f80000
117 #endif /* not CONFIG_TPL_BUILD */
119 #define CONFIG_SPL_PAD_TO 0x20000
120 #define CONFIG_TPL_PAD_TO 0x20000
121 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
124 #ifndef CONFIG_RESET_VECTOR_ADDRESS
125 #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
128 #ifndef CONFIG_SYS_MONITOR_BASE
129 #ifdef CONFIG_TPL_BUILD
130 #define CONFIG_SYS_MONITOR_BASE 0xf8f81000
131 #elif defined(CONFIG_SPL_BUILD)
132 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
134 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
138 #define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
139 #define CONFIG_PCIE2 /* PCIE controller 2 (slot 2) */
143 #define CONFIG_HWCONFIG
145 * These can be toggled for performance analysis, otherwise use default.
147 #define CONFIG_L2_CACHE
150 #define CONFIG_ENABLE_36BIT_PHYS
152 #define CONFIG_SYS_CCSRBAR 0xffe00000
153 #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
155 /* IN case of NAND bootloader relocate CCSRBAR in RAMboot code not in the 4k
157 #ifdef CONFIG_SPL_BUILD
158 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
162 #define CONFIG_SYS_DDR_RAW_TIMING
163 #define CONFIG_SYS_SPD_BUS_NUM 1
164 #define SPD_EEPROM_ADDRESS 0x52
166 #if defined(CONFIG_TARGET_P1020RDB_PD)
167 #define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_2G
168 #define CONFIG_CHIP_SELECTS_PER_CTRL 2
170 #define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_1G
171 #define CONFIG_CHIP_SELECTS_PER_CTRL 1
173 #define CONFIG_SYS_SDRAM_SIZE (1u << (CONFIG_SYS_SDRAM_SIZE_LAW - 19))
174 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
175 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
177 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
179 /* Default settings for DDR3 */
180 #ifndef CONFIG_TARGET_P2020RDB
181 #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003f
182 #define CONFIG_SYS_DDR_CS0_CONFIG 0x80014302
183 #define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000
184 #define CONFIG_SYS_DDR_CS1_BNDS 0x0040007f
185 #define CONFIG_SYS_DDR_CS1_CONFIG 0x80014302
186 #define CONFIG_SYS_DDR_CS1_CONFIG_2 0x00000000
188 #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
189 #define CONFIG_SYS_DDR_INIT_ADDR 0x00000000
190 #define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000
191 #define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000
193 #define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
194 #define CONFIG_SYS_DDR_WRLVL_CONTROL 0x8655A608
195 #define CONFIG_SYS_DDR_SR_CNTR 0x00000000
196 #define CONFIG_SYS_DDR_RCW_1 0x00000000
197 #define CONFIG_SYS_DDR_RCW_2 0x00000000
198 #define CONFIG_SYS_DDR_CONTROL 0xC70C0000 /* Type = DDR3 */
199 #define CONFIG_SYS_DDR_CONTROL_2 0x04401050
200 #define CONFIG_SYS_DDR_TIMING_4 0x00220001
201 #define CONFIG_SYS_DDR_TIMING_5 0x03402400
203 #define CONFIG_SYS_DDR_TIMING_3 0x00020000
204 #define CONFIG_SYS_DDR_TIMING_0 0x00330004
205 #define CONFIG_SYS_DDR_TIMING_1 0x6f6B4846
206 #define CONFIG_SYS_DDR_TIMING_2 0x0FA8C8CF
207 #define CONFIG_SYS_DDR_CLK_CTRL 0x03000000
208 #define CONFIG_SYS_DDR_MODE_1 0x40461520
209 #define CONFIG_SYS_DDR_MODE_2 0x8000c000
210 #define CONFIG_SYS_DDR_INTERVAL 0x0C300000
216 * 0x0000_0000 0x7fff_ffff DDR Up to 2GB cacheable
217 * 0x8000_0000 0xdfff_ffff PCI Express Mem 1.5G non-cacheable(PCIe * 3)
218 * 0xec00_0000 0xefff_ffff NOR flash Up to 64M non-cacheable CS0/1
219 * 0xf8f8_0000 0xf8ff_ffff L2 SRAM Up to 512K cacheable
221 * 0xff80_0000 0xff80_7fff NAND flash 32K non-cacheable CS1/0
222 * 0xff98_0000 0xff98_ffff PMC 64K non-cacheable CS2
223 * 0xffa0_0000 0xffaf_ffff CPLD 1M non-cacheable CS3
224 * 0xffb0_0000 0xffbf_ffff VSC7385 switch 1M non-cacheable CS2
225 * 0xffc0_0000 0xffc3_ffff PCI IO range 256k non-cacheable
226 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K cacheable
227 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
231 * Local Bus Definitions
233 #if defined(CONFIG_TARGET_P1020RDB_PD)
234 #define CONFIG_SYS_MAX_FLASH_SECT 512 /* 64M */
235 #define CONFIG_SYS_FLASH_BASE 0xec000000
237 #define CONFIG_SYS_MAX_FLASH_SECT 128 /* 16M */
238 #define CONFIG_SYS_FLASH_BASE 0xef000000
241 #ifdef CONFIG_PHYS_64BIT
242 #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
244 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
247 #define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
250 #define CONFIG_FLASH_OR_PRELIM 0xfc000ff7
252 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
253 #define CONFIG_SYS_FLASH_QUIET_TEST
254 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
256 #undef CONFIG_SYS_FLASH_CHECKSUM
257 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
258 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
260 #define CONFIG_SYS_FLASH_EMPTY_INFO
263 #ifdef CONFIG_NAND_FSL_ELBC
264 #define CONFIG_SYS_NAND_BASE 0xff800000
265 #ifdef CONFIG_PHYS_64BIT
266 #define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull
268 #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
271 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
272 #define CONFIG_SYS_MAX_NAND_DEVICE 1
274 #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
275 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
276 | BR_PS_8 /* Port Size = 8 bit */ \
277 | BR_MS_FCM /* MSEL = FCM */ \
279 #if defined(CONFIG_TARGET_P1020RDB_PD)
280 #define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB \
281 | OR_FCM_PGS /* Large Page*/ \
289 #define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB /* small page */ \
297 #endif /* CONFIG_NAND_FSL_ELBC */
299 #define CONFIG_SYS_INIT_RAM_LOCK
300 #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */
301 #ifdef CONFIG_PHYS_64BIT
302 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
303 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
304 /* The assembler doesn't like typecast */
305 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
306 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
307 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
309 /* Initial L1 address */
310 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR
311 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
312 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
314 /* Size of used area in RAM */
315 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
317 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
318 GENERATED_GBL_DATA_SIZE)
319 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
321 #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
323 #define CONFIG_SYS_CPLD_BASE 0xffa00000
324 #ifdef CONFIG_PHYS_64BIT
325 #define CONFIG_SYS_CPLD_BASE_PHYS 0xfffa00000ull
327 #define CONFIG_SYS_CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
329 /* CPLD config size: 1Mb */
330 #define CONFIG_CPLD_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) | \
332 #define CONFIG_CPLD_OR_PRELIM (0xfff009f7)
334 #define CONFIG_SYS_PMC_BASE 0xff980000
335 #define CONFIG_SYS_PMC_BASE_PHYS CONFIG_SYS_PMC_BASE
336 #define CONFIG_PMC_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_PMC_BASE_PHYS) | \
338 #define CONFIG_PMC_OR_PRELIM (OR_AM_64KB | OR_GPCM_CSNT | OR_GPCM_XACS | \
339 OR_GPCM_SCY | OR_GPCM_TRLX | OR_GPCM_EHTR | \
343 #ifdef CONFIG_VSC7385_ENET
344 #define __VSCFW_ADDR "vscfw_addr=ef000000"
345 #define CONFIG_SYS_VSC7385_BASE 0xffb00000
347 #ifdef CONFIG_PHYS_64BIT
348 #define CONFIG_SYS_VSC7385_BASE_PHYS 0xfffb00000ull
350 #define CONFIG_SYS_VSC7385_BASE_PHYS CONFIG_SYS_VSC7385_BASE
353 #define CONFIG_SYS_VSC7385_BR_PRELIM \
354 (BR_PHYS_ADDR(CONFIG_SYS_VSC7385_BASE_PHYS) | BR_PS_8 | BR_V)
355 #define CONFIG_SYS_VSC7385_OR_PRELIM (OR_AM_128KB | OR_GPCM_CSNT | \
356 OR_GPCM_XACS | OR_GPCM_SCY_15 | OR_GPCM_SETA | \
357 OR_GPCM_TRLX | OR_GPCM_EHTR | OR_GPCM_EAD)
359 /* The size of the VSC7385 firmware image */
360 #define CONFIG_VSC7385_IMAGE_SIZE 8192
364 * Config the L2 Cache as L2 SRAM
366 #if defined(CONFIG_SPL_BUILD)
367 #if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
368 #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
369 #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
370 #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
371 #define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
372 #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
373 #define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 116 * 1024)
374 #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 148 * 1024)
375 #if defined(CONFIG_TARGET_P2020RDB)
376 #define CONFIG_SPL_RELOC_MALLOC_SIZE (364 << 10)
378 #define CONFIG_SPL_RELOC_MALLOC_SIZE (108 << 10)
380 #elif defined(CONFIG_MTD_RAW_NAND)
381 #ifdef CONFIG_TPL_BUILD
382 #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
383 #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
384 #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
385 #define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
386 #define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
387 #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
388 #define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10)
389 #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
391 #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
392 #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
393 #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
394 #define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x2000)
395 #define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
396 #endif /* CONFIG_TPL_BUILD */
400 /* Serial Port - controlled on board with jumper J8
404 #undef CONFIG_SERIAL_SOFTWARE_FIFO
405 #define CONFIG_SYS_NS16550_SERIAL
406 #define CONFIG_SYS_NS16550_REG_SIZE 1
407 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
408 #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
409 #define CONFIG_NS16550_MIN_FUNCTIONS
412 #define CONFIG_SYS_BAUDRATE_TABLE \
413 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
415 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
416 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
419 #if !CONFIG_IS_ENABLED(DM_I2C)
420 #define CONFIG_SYS_I2C_NOPROBES { {0, 0x29} }
423 #define CONFIG_SYS_SPD_BUS_NUM 1 /* For rom_loc and flash bank */
429 #define CONFIG_RTC_PT7C4338
430 #define CONFIG_SYS_I2C_RTC_ADDR 0x68
431 #define CONFIG_SYS_I2C_PCA9557_ADDR 0x18
433 /* enable read and write access to EEPROM */
435 #if defined(CONFIG_PCI)
438 * Memory space is mapped 1-1, but I/O space must start from 0.
441 /* controller 2, direct to uli, tgtid 2, Base address 9000 */
442 #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
443 #ifdef CONFIG_PHYS_64BIT
444 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
446 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
448 #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
449 #ifdef CONFIG_PHYS_64BIT
450 #define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
452 #define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
455 /* controller 1, Slot 2, tgtid 1, Base address a000 */
456 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
457 #ifdef CONFIG_PHYS_64BIT
458 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
460 #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
462 #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
463 #ifdef CONFIG_PHYS_64BIT
464 #define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc00000ull
466 #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc00000
469 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
470 #endif /* CONFIG_PCI */
472 #if defined(CONFIG_TSEC_ENET)
474 #define CONFIG_TSEC1_NAME "eTSEC1"
476 #define CONFIG_TSEC2_NAME "eTSEC2"
478 #define CONFIG_TSEC3_NAME "eTSEC3"
480 #define TSEC1_PHY_ADDR 2
481 #define TSEC2_PHY_ADDR 0
482 #define TSEC3_PHY_ADDR 1
484 #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
485 #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
486 #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
488 #define TSEC1_PHYIDX 0
489 #define TSEC2_PHYIDX 0
490 #define TSEC3_PHYIDX 0
492 #define CONFIG_ETHPRIME "eTSEC1"
494 #define CONFIG_HAS_ETH0
495 #define CONFIG_HAS_ETH1
496 #define CONFIG_HAS_ETH2
497 #endif /* CONFIG_TSEC_ENET */
502 #if defined(CONFIG_SDCARD)
503 #define CONFIG_FSL_FIXED_MMC_LOCATION
504 #elif defined(CONFIG_MTD_RAW_NAND)
505 #define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE)
506 #ifdef CONFIG_TPL_BUILD
507 #define SPL_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
509 #elif defined(CONFIG_SYS_RAMBOOT)
510 #define SPL_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
513 #define CONFIG_LOADS_ECHO /* echo on for serial download */
514 #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
519 #define CONFIG_HAS_FSL_DR_USB
521 #if defined(CONFIG_HAS_FSL_DR_USB)
522 #ifdef CONFIG_USB_EHCI_HCD
523 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
527 #if defined(CONFIG_TARGET_P1020RDB_PD)
528 #define CONFIG_USB_MAX_CONTROLLER_COUNT 1
532 #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
536 * Miscellaneous configurable options
540 * For booting Linux, the board info and command line data
541 * have to be in the first 64 MB of memory, since this is
542 * the maximum mapped by the Linux kernel during initialization.
544 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory for Linux*/
545 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
548 * Environment Configuration
550 #define CONFIG_HOSTNAME "unknown"
551 #define CONFIG_ROOTPATH "/opt/nfsroot"
552 #define CONFIG_BOOTFILE "uImage"
553 #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
556 #define __NOR_RST_CMD \
557 norboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_NOR 1; \
558 i2c mw 18 3 __SW_BOOT_MASK 1; reset
561 #define __SPI_RST_CMD \
562 spiboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_SPI 1; \
563 i2c mw 18 3 __SW_BOOT_MASK 1; reset
566 #define __SD_RST_CMD \
567 sdboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_SD 1; \
568 i2c mw 18 3 __SW_BOOT_MASK 1; reset
570 #ifdef __SW_BOOT_NAND
571 #define __NAND_RST_CMD \
572 nandboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_NAND 1; \
573 i2c mw 18 3 __SW_BOOT_MASK 1; reset
575 #ifdef __SW_BOOT_PCIE
576 #define __PCIE_RST_CMD \
577 pciboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_PCIE 1; \
578 i2c mw 18 3 __SW_BOOT_MASK 1; reset
581 #define CONFIG_EXTRA_ENV_SETTINGS \
583 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
584 "loadaddr=1000000\0" \
585 "bootfile=uImage\0" \
586 "tftpflash=tftpboot $loadaddr $uboot; " \
587 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
588 "erase " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
589 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize; " \
590 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
591 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
592 "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0" \
593 "consoledev=ttyS0\0" \
594 "ramdiskaddr=2000000\0" \
595 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
596 "fdtaddr=1e00000\0" \
598 "jffs2nor=mtdblock3\0" \
599 "norbootaddr=ef080000\0" \
600 "norfdtaddr=ef040000\0" \
601 "jffs2nand=mtdblock9\0" \
602 "nandbootaddr=100000\0" \
603 "nandfdtaddr=80000\0" \
604 "ramdisk_size=120000\0" \
605 "map_lowernorbank=i2c dev 1; i2c mw 18 1 02 1; i2c mw 18 3 fd 1\0" \
606 "map_uppernorbank=i2c dev 1; i2c mw 18 1 00 1; i2c mw 18 3 fd 1\0" \
607 __stringify(__VSCFW_ADDR)"\0" \
608 __stringify(__NOR_RST_CMD)"\0" \
609 __stringify(__SPI_RST_CMD)"\0" \
610 __stringify(__SD_RST_CMD)"\0" \
611 __stringify(__NAND_RST_CMD)"\0" \
612 __stringify(__PCIE_RST_CMD)"\0"
614 #define CONFIG_USB_FAT_BOOT \
615 "setenv bootargs root=/dev/ram rw " \
616 "console=$consoledev,$baudrate $othbootargs " \
617 "ramdisk_size=$ramdisk_size;" \
619 "fatload usb 0:2 $loadaddr $bootfile;" \
620 "fatload usb 0:2 $fdtaddr $fdtfile;" \
621 "fatload usb 0:2 $ramdiskaddr $ramdiskfile;" \
622 "bootm $loadaddr $ramdiskaddr $fdtaddr"
624 #define CONFIG_USB_EXT2_BOOT \
625 "setenv bootargs root=/dev/ram rw " \
626 "console=$consoledev,$baudrate $othbootargs " \
627 "ramdisk_size=$ramdisk_size;" \
629 "ext2load usb 0:4 $loadaddr $bootfile;" \
630 "ext2load usb 0:4 $fdtaddr $fdtfile;" \
631 "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
632 "bootm $loadaddr $ramdiskaddr $fdtaddr"
634 #define CONFIG_NORBOOT \
635 "setenv bootargs root=/dev/$jffs2nor rw " \
636 "console=$consoledev,$baudrate rootfstype=jffs2 $othbootargs;" \
637 "bootm $norbootaddr - $norfdtaddr"
639 #endif /* __CONFIG_H */