1 /* SPDX-License-Identifier: GPL-2.0 */
3 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
5 * Based on davinci_dvevm.h. Original Copyrights follow:
7 * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
16 #undef CONFIG_USE_SPIFLASH
17 #undef CONFIG_SYS_USE_NOR
20 * Disable DM_* for SPL build and can be re-enabled after adding
23 #ifdef CONFIG_SPL_BUILD
25 #undef CONFIG_DM_I2C_COMPAT
30 #define CONFIG_MACH_OMAPL138_LCDK
31 #define CONFIG_SYS_CLK_FREQ clk_get(DAVINCI_ARM_CLKID)
32 #define CONFIG_SYS_OSCIN_FREQ 24000000
33 #define CONFIG_SYS_TIMERBASE DAVINCI_TIMER0_BASE
34 #define CONFIG_SYS_HZ_CLOCK clk_get(DAVINCI_AUXCLK_CLKID)
35 #define CONFIG_SYS_HZ 1000
36 #define CONFIG_SKIP_LOWLEVEL_INIT
41 #define CONFIG_SYS_MALLOC_LEN (0x10000 + 1*1024*1024) /* malloc() len */
42 #define PHYS_SDRAM_1 DAVINCI_DDR_EMIF_DATA_BASE /* DDR Start */
43 #define PHYS_SDRAM_1_SIZE (128 << 20) /* SDRAM size 128MB */
44 #define CONFIG_MAX_RAM_BANK_SIZE (512 << 20) /* max size from SPRS586*/
46 #define CONFIG_SPL_BSS_START_ADDR DAVINCI_DDR_EMIF_DATA_BASE
47 #define CONFIG_SPL_BSS_MAX_SIZE 0x1080000
49 /* memtest start addr */
50 #define CONFIG_SYS_MEMTEST_START (PHYS_SDRAM_1 + 0x2000000)
52 /* memtest will be run on 16MB */
53 #define CONFIG_SYS_MEMTEST_END (PHYS_SDRAM_1 + 0x2000000 + 16*1024*1024)
55 #define CONFIG_SYS_DA850_SYSCFG_SUSPSRC ( \
56 DAVINCI_SYSCFG_SUSPSRC_TIMER0 | \
57 DAVINCI_SYSCFG_SUSPSRC_SPI1 | \
58 DAVINCI_SYSCFG_SUSPSRC_UART2 | \
59 DAVINCI_SYSCFG_SUSPSRC_EMAC | \
60 DAVINCI_SYSCFG_SUSPSRC_I2C)
66 /* Requires CONFIG_SYS_DA850_PLL0_POSTDIV=0, set in Kconfig */
67 #define CONFIG_SYS_DA850_PLL0_PLLM 18
68 #define CONFIG_SYS_DA850_PLL1_PLLM 21
71 * DDR2 memory configuration
73 #define CONFIG_SYS_DA850_DDR2_DDRPHYCR (DV_DDR_PHY_PWRDNEN | \
74 DV_DDR_PHY_EXT_STRBEN | \
75 (0x5 << DV_DDR_PHY_RD_LATENCY_SHIFT))
77 #define CONFIG_SYS_DA850_DDR2_SDBCR ( \
78 (1 << DV_DDR_SDCR_DDR2EN_SHIFT) | \
79 (1 << DV_DDR_SDCR_DDREN_SHIFT) | \
80 (1 << DV_DDR_SDCR_SDRAMEN_SHIFT) | \
81 (1 << DV_DDR_SDCR_BUS_WIDTH_SHIFT) | \
82 (4 << DV_DDR_SDCR_CL_SHIFT) | \
83 (3 << DV_DDR_SDCR_IBANK_SHIFT) | \
84 (2 << DV_DDR_SDCR_PAGESIZE_SHIFT))
86 /* SDBCR2 is only used if IBANK_POS bit in SDBCR is set */
87 #define CONFIG_SYS_DA850_DDR2_SDBCR2 0
89 #define CONFIG_SYS_DA850_DDR2_SDTIMR ( \
90 (19 << DV_DDR_SDTMR1_RFC_SHIFT) | \
91 (1 << DV_DDR_SDTMR1_RP_SHIFT) | \
92 (1 << DV_DDR_SDTMR1_RCD_SHIFT) | \
93 (2 << DV_DDR_SDTMR1_WR_SHIFT) | \
94 (6 << DV_DDR_SDTMR1_RAS_SHIFT) | \
95 (8 << DV_DDR_SDTMR1_RC_SHIFT) | \
96 (1 << DV_DDR_SDTMR1_RRD_SHIFT) | \
97 (1 << DV_DDR_SDTMR1_WTR_SHIFT))
99 #define CONFIG_SYS_DA850_DDR2_SDTIMR2 ( \
100 (7 << DV_DDR_SDTMR2_RASMAX_SHIFT) | \
101 (2 << DV_DDR_SDTMR2_XP_SHIFT) | \
102 (0 << DV_DDR_SDTMR2_ODT_SHIFT) | \
103 (20 << DV_DDR_SDTMR2_XSNR_SHIFT) | \
104 (199 << DV_DDR_SDTMR2_XSRD_SHIFT) | \
105 (1 << DV_DDR_SDTMR2_RTP_SHIFT) | \
106 (2 << DV_DDR_SDTMR2_CKE_SHIFT))
108 #define CONFIG_SYS_DA850_DDR2_SDRCR 0x00000492
109 #define CONFIG_SYS_DA850_DDR2_PBBPR 0x30
114 #define CONFIG_SYS_NS16550_CLK clk_get(DAVINCI_UART2_CLKID)
115 #if !defined(CONFIG_DM_SERIAL)
116 #define CONFIG_SYS_NS16550_SERIAL
117 #define CONFIG_SYS_NS16550_REG_SIZE -4 /* NS16550 register size */
118 #define CONFIG_SYS_NS16550_COM1 DAVINCI_UART2_BASE /* Base address of UART2 */
119 #define CONFIG_SYS_NS16550_CLK clk_get(DAVINCI_UART2_CLKID)
120 #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
123 #define CONFIG_SYS_SPI_BASE DAVINCI_SPI1_BASE
124 #define CONFIG_SYS_SPI_CLK clk_get(DAVINCI_SPI1_CLKID)
126 #ifdef CONFIG_USE_SPIFLASH
127 #define CONFIG_SYS_SPI_U_BOOT_OFFS 0x8000
128 #define CONFIG_SYS_SPI_U_BOOT_SIZE 0x30000
134 #define CONFIG_SYS_DAVINCI_I2C_SPEED 25000
135 #define CONFIG_SYS_DAVINCI_I2C_SLAVE 10 /* Bogus, master-only in U-Boot */
136 #define CONFIG_SYS_I2C_EXPANDER_ADDR 0x20
139 * Flash & Environment
142 #define CONFIG_ENV_OFFSET 0x0 /* Block 0--not used by bootcode */
143 #define CONFIG_ENV_SIZE (128 << 9)
144 #define CONFIG_SYS_NAND_USE_FLASH_BBT
145 #define CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST
146 #define CONFIG_SYS_NAND_PAGE_2K
147 #define CONFIG_SYS_NAND_CS 3
148 #define CONFIG_SYS_NAND_BASE DAVINCI_ASYNC_EMIF_DATA_CE3_BASE
149 #define CONFIG_SYS_NAND_MASK_CLE 0x10
150 #define CONFIG_SYS_NAND_MASK_ALE 0x8
151 #undef CONFIG_SYS_NAND_HW_ECC
152 #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
153 #define CONFIG_SYS_NAND_HW_ECC_OOBFIRST
154 #define CONFIG_NAND_6BYTES_OOB_FREE_10BYTES_ECC
155 #define CONFIG_SYS_NAND_5_ADDR_CYCLE
156 #define CONFIG_SYS_NAND_PAGE_SIZE (2 << 10)
157 #define CONFIG_SYS_NAND_BLOCK_SIZE (128 << 10)
158 #define CONFIG_SYS_NAND_U_BOOT_SIZE SZ_512K
159 #define CONFIG_SYS_NAND_U_BOOT_DST 0xc1080000
160 #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
161 #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_DST - \
162 CONFIG_SYS_NAND_U_BOOT_SIZE - \
163 CONFIG_SYS_MALLOC_LEN - \
164 GENERATED_GBL_DATA_SIZE)
165 #define CONFIG_SYS_NAND_ECCPOS { \
166 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, \
167 22, 23, 24, 25, 26, 27, 28, 29, 30, 31, \
168 38, 39, 40, 41, 42, 43, 44, 45, 46, 47, \
169 54, 55, 56, 57, 58, 59, 60, 61, 62, 63 }
170 #define CONFIG_SYS_NAND_PAGE_COUNT 64
171 #define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
172 #define CONFIG_SYS_NAND_ECCSIZE 512
173 #define CONFIG_SYS_NAND_ECCBYTES 10
174 #define CONFIG_SYS_NAND_OOBSIZE 64
175 #define CONFIG_SPL_NAND_BASE
176 #define CONFIG_SPL_NAND_DRIVERS
177 #define CONFIG_SPL_NAND_ECC
178 #define CONFIG_SPL_NAND_LOAD
181 #ifdef CONFIG_SYS_USE_NOR
182 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of flash banks */
183 #define CONFIG_SYS_FLASH_SECT_SZ (128 << 10) /* 128KB */
184 #define CONFIG_ENV_OFFSET (CONFIG_SYS_FLASH_SECT_SZ * 3)
185 #define CONFIG_ENV_SIZE (128 << 10)
186 #define CONFIG_SYS_FLASH_BASE DAVINCI_ASYNC_EMIF_DATA_CE2_BASE
187 #define PHYS_FLASH_SIZE (8 << 20) /* Flash size 8MB */
188 #define CONFIG_SYS_MAX_FLASH_SECT ((PHYS_FLASH_SIZE/CONFIG_SYS_FLASH_SECT_SZ)\
190 #define CONFIG_ENV_SECT_SIZE CONFIG_SYS_FLASH_SECT_SZ
193 #ifdef CONFIG_USE_SPIFLASH
194 #define CONFIG_ENV_SIZE (64 << 10)
195 #define CONFIG_ENV_OFFSET (256 << 10)
196 #define CONFIG_ENV_SECT_SIZE (64 << 10)
200 * Network & Ethernet Configuration
202 #ifdef CONFIG_DRIVER_TI_EMAC
203 #undef CONFIG_DRIVER_TI_EMAC_USE_RMII
204 #define CONFIG_BOOTP_DEFAULT
205 #define CONFIG_BOOTP_DNS2
206 #define CONFIG_BOOTP_SEND_HOSTNAME
207 #define CONFIG_NET_RETRY_COUNT 10
211 * U-Boot general configuration
213 #define CONFIG_BOOTFILE "zImage" /* Boot file name */
214 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
215 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Args Buffer Size */
216 #define CONFIG_SYS_LOAD_ADDR (PHYS_SDRAM_1 + 0x700000)
217 #define CONFIG_MX_CYCLIC
222 #define LINUX_BOOT_PARAM_ADDR (PHYS_SDRAM_1 + 0x100)
223 #define CONFIG_CMDLINE_TAG
224 #define CONFIG_REVISION_TAG
225 #define CONFIG_SETUP_MEMORY_TAGS
226 #define CONFIG_BOOTCOMMAND \
230 #define DEFAULT_LINUX_BOOT_ENV \
231 "loadaddr=0xc0700000\0" \
232 "fdtaddr=0xc0600000\0" \
233 "scriptaddr=0xc0600000\0"
235 #include <environment/ti/mmc.h>
237 #define CONFIG_EXTRA_ENV_SETTINGS \
238 DEFAULT_LINUX_BOOT_ENV \
239 DEFAULT_MMC_TI_ARGS \
242 "bootfile=zImage\0" \
243 "fdtfile=da850-lcdk.dtb\0" \
246 "console=ttyS2,115200n8\0"
248 #ifdef CONFIG_CMD_BDI
249 #define CONFIG_CLOCKS
252 #if !defined(CONFIG_NAND) && \
253 !defined(CONFIG_SYS_USE_NOR) && \
254 !defined(CONFIG_USE_SPIFLASH)
255 #define CONFIG_ENV_SIZE (16 << 10)
260 #ifdef CONFIG_ENV_IS_IN_MMC
261 #undef CONFIG_ENV_SIZE
262 #undef CONFIG_ENV_OFFSET
263 #define CONFIG_ENV_SIZE (16 << 10) /* 16 KiB */
264 #define CONFIG_ENV_OFFSET (51 << 9) /* Sector 51 */
267 #ifndef CONFIG_DIRECT_NOR_BOOT
268 /* defines for SPL */
269 #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE - \
270 CONFIG_SYS_MALLOC_LEN)
271 #define CONFIG_SYS_SPL_MALLOC_SIZE CONFIG_SYS_MALLOC_LEN
272 #define CONFIG_SPL_STACK 0x8001ff00
273 #define CONFIG_SPL_TEXT_BASE 0x80000000
274 #define CONFIG_SPL_MAX_FOOTPRINT 32768
275 #define CONFIG_SPL_PAD_TO 32768
278 /* additions for new relocation code, must added to all boards */
279 #define CONFIG_SYS_SDRAM_BASE 0xc0000000
280 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000 - /* Fix this */ \
281 GENERATED_GBL_DATA_SIZE)
283 #include <asm/arch/hardware.h>
285 #endif /* __CONFIG_H */