2 * (C) Copyright 2006-2008
4 * Richard Woodruff <r-woodruff2@ti.com>
5 * Syed Mohammed Khasim <x0khasim@ti.com>
6 * Nishanth Menon <nm@ti.com>
8 * Configuration settings for the TI OMAP3430 Zoom MDK board.
10 * See file CREDITS for list of people who contributed to this
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License as
15 * published by the Free Software Foundation; either version 2 of
16 * the License, or (at your option) any later version.
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
33 * High Level Configuration Options
35 #define CONFIG_ARMV7 1 /* This is an ARM V7 CPU core */
36 #define CONFIG_OMAP 1 /* in a TI OMAP core */
37 #define CONFIG_OMAP34XX 1 /* which is a 34XX */
38 #define CONFIG_OMAP3430 1 /* which is in a 3430 */
39 #define CONFIG_OMAP3_ZOOM1 1 /* working with Zoom MDK Rev1 */
41 #define CONFIG_SDRC /* The chip has SDRC controller */
43 #include <asm/arch/cpu.h> /* get chip and board defs */
44 #include <asm/arch/omap3.h>
47 * Display CPU and Board information
49 #define CONFIG_DISPLAY_CPUINFO 1
50 #define CONFIG_DISPLAY_BOARDINFO 1
53 #define V_OSCK 26000000 /* Clock output from T2 */
54 #define V_SCLK (V_OSCK >> 1)
56 #undef CONFIG_USE_IRQ /* no support for IRQs */
57 #define CONFIG_MISC_INIT_R
59 #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
60 #define CONFIG_SETUP_MEMORY_TAGS 1
61 #define CONFIG_INITRD_TAG 1
62 #define CONFIG_REVISION_TAG 1
65 * Size of malloc() pool
67 #define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB */
69 #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10))
77 * NS16550 Configuration
79 #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
81 #define CONFIG_SYS_NS16550
82 #define CONFIG_SYS_NS16550_SERIAL
83 #define CONFIG_SYS_NS16550_REG_SIZE (-4)
84 #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
87 * select serial console configuration
89 #define CONFIG_CONS_INDEX 3
90 #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
91 #define CONFIG_SERIAL3 3 /* UART3 */
93 /* allow to overwrite serial and ethaddr */
94 #define CONFIG_ENV_OVERWRITE
95 #define CONFIG_BAUDRATE 115200
96 #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
99 #define CONFIG_OMAP3_MMC 1
100 #define CONFIG_DOS_PARTITION 1
102 /* DDR - I use Micron DDR */
103 #define CONFIG_OMAP3_MICRON_DDR 1
106 #define CONFIG_MUSB_UDC 1
107 #define CONFIG_USB_OMAP3 1
108 #define CONFIG_TWL4030_USB 1
110 /* USB device configuration */
111 #define CONFIG_USB_DEVICE 1
112 #define CONFIG_USB_TTY 1
113 #define CONFIG_SYS_CONSOLE_IS_IN_ENV 1
114 /* Change these to suit your needs */
115 #define CONFIG_USBD_VENDORID 0x0451
116 #define CONFIG_USBD_PRODUCTID 0x5678
117 #define CONFIG_USBD_MANUFACTURER "Texas Instruments"
118 #define CONFIG_USBD_PRODUCT_NAME "Zoom1"
120 /* commands to include */
121 #include <config_cmd_default.h>
123 #define CONFIG_CMD_EXT2 /* EXT2 Support */
124 #define CONFIG_CMD_FAT /* FAT support */
125 #define CONFIG_CMD_JFFS2 /* JFFS2 Support */
127 #define CONFIG_CMD_I2C /* I2C serial bus support */
128 #define CONFIG_CMD_MMC /* MMC support */
129 #define CONFIG_CMD_NAND /* NAND support */
130 #define CONFIG_CMD_NAND_LOCK_UNLOCK /* Enable lock/unlock support */
132 #undef CONFIG_CMD_FLASH /* flinfo, erase, protect */
133 #undef CONFIG_CMD_FPGA /* FPGA configuration Support */
134 #undef CONFIG_CMD_IMI /* iminfo */
135 #undef CONFIG_CMD_IMLS /* List all found images */
136 #undef CONFIG_CMD_NET /* bootp, tftpboot, rarpboot */
137 #undef CONFIG_CMD_NFS /* NFS support */
139 #define CONFIG_SYS_NO_FLASH
140 #define CONFIG_HARD_I2C 1
141 #define CONFIG_SYS_I2C_SPEED 100000
142 #define CONFIG_SYS_I2C_SLAVE 1
143 #define CONFIG_SYS_I2C_BUS 0
144 #define CONFIG_SYS_I2C_BUS_SELECT 1
145 #define CONFIG_DRIVER_OMAP34XX_I2C 1
150 #define CONFIG_TWL4030_POWER 1
151 #define CONFIG_TWL4030_LED 1
156 #define CONFIG_NAND_OMAP_GPMC
157 #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
159 #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
160 /* to access nand at */
162 #define GPMC_NAND_ECC_LP_x16_LAYOUT 1
164 #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */
166 #define CONFIG_JFFS2_NAND
167 /* nand device jffs2 lives on */
168 #define CONFIG_JFFS2_DEV "nand0"
169 /* start of jffs2 partition */
170 #define CONFIG_JFFS2_PART_OFFSET 0x680000
171 #define CONFIG_JFFS2_PART_SIZE 0xf980000 /* size of jffs2 */
174 /* Environment information */
175 #define CONFIG_BOOTDELAY 10
177 #define CONFIG_EXTRA_ENV_SETTINGS \
178 "loadaddr=0x82000000\0" \
180 "console=ttyS2,115200n8\0" \
181 "videomode=1024x768@60,vxres=1024,vyres=768\0" \
182 "videospec=omapfb:vram:2M,vram:4M\0" \
183 "mmcargs=setenv bootargs console=${console} " \
184 "video=${videospec},mode:${videomode} " \
185 "root=/dev/mmcblk0p2 rw " \
186 "rootfstype=ext3 rootwait\0" \
187 "nandargs=setenv bootargs console=${console} " \
188 "video=${videospec},mode:${videomode} " \
189 "root=/dev/mtdblock4 rw " \
190 "rootfstype=jffs2\0" \
191 "loadbootscript=fatload mmc 0 ${loadaddr} boot.scr\0" \
192 "bootscript=echo Running bootscript from mmc ...; " \
193 "source ${loadaddr}\0" \
194 "loaduimage=fatload mmc 0 ${loadaddr} uImage\0" \
195 "mmcboot=echo Booting from mmc ...; " \
197 "bootm ${loadaddr}\0" \
198 "nandboot=echo Booting from nand ...; " \
200 "nand read ${loadaddr} 280000 400000; " \
201 "bootm ${loadaddr}\0" \
203 #define CONFIG_BOOTCOMMAND \
204 "if mmc init; then " \
205 "if run loadbootscript; then " \
208 "if run loaduimage; then " \
210 "else run nandboot; " \
213 "else run nandboot; fi"
215 #define CONFIG_AUTO_COMPLETE 1
217 * Miscellaneous configurable options
219 #define CONFIG_SYS_LONGHELP /* undef to save memory */
220 #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
221 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
222 #define CONFIG_SYS_PROMPT "OMAP3 Zoom1 # "
223 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
224 /* Print Buffer Size */
225 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
226 sizeof(CONFIG_SYS_PROMPT) + 16)
227 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
228 /* Boot Argument Buffer Size */
229 #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
231 #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0) /* memtest */
233 #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
234 0x01F00000) /* 31MB */
236 #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default */
240 * OMAP3 has 12 GP timers, they can be driven by the system clock
241 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
242 * This rate is divided by a local divisor.
244 #define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2
245 #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
246 #define CONFIG_SYS_HZ 1000
248 /*-----------------------------------------------------------------------
251 * The stack sizes are set up in start.S using the settings below
253 #define CONFIG_STACKSIZE (128 << 10) /* regular stack 128 KiB */
254 #ifdef CONFIG_USE_IRQ
255 #define CONFIG_STACKSIZE_IRQ (4 << 10) /* IRQ stack 4 KiB */
256 #define CONFIG_STACKSIZE_FIQ (4 << 10) /* FIQ stack 4 KiB */
259 /*-----------------------------------------------------------------------
260 * Physical Memory Map
262 #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
263 #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
264 #define PHYS_SDRAM_1_SIZE (32 << 20) /* at least 32 MiB */
265 #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
267 /* SDRAM Bank Allocation method */
270 /*-----------------------------------------------------------------------
271 * FLASH and environment organization
274 /* **** PISMO SUPPORT *** */
276 /* Configure the PISMO */
277 #define PISMO1_NAND_SIZE GPMC_SIZE_128M
278 #define PISMO1_ONEN_SIZE GPMC_SIZE_128M
280 #define CONFIG_SYS_MAX_FLASH_SECT 520 /* max number of sectors on */
282 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of flash banks */
283 #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
285 #define CONFIG_SYS_FLASH_BASE boot_flash_base
287 /* Monitor at start of flash */
288 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
289 #define CONFIG_SYS_ONENAND_BASE ONENAND_MAP
291 #define CONFIG_ENV_IS_IN_NAND 1
292 #define ONENAND_ENV_OFFSET 0x260000 /* environment starts here */
293 #define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */
295 #define CONFIG_SYS_ENV_SECT_SIZE boot_flash_sec
296 #define CONFIG_ENV_OFFSET boot_flash_off
297 #define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
299 /*-----------------------------------------------------------------------
300 * CFI FLASH driver setup
302 /* timeout values are in ticks */
303 #define CONFIG_SYS_FLASH_ERASE_TOUT (100 * CONFIG_SYS_HZ)
304 #define CONFIG_SYS_FLASH_WRITE_TOUT (100 * CONFIG_SYS_HZ)
306 /* Flash banks JFFS2 should use */
307 #define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \
308 CONFIG_SYS_MAX_NAND_DEVICE)
309 #define CONFIG_SYS_JFFS2_MEM_NAND
310 /* use flash_info[2] */
311 #define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS
312 #define CONFIG_SYS_JFFS2_NUM_BANKS 1
315 extern unsigned int boot_flash_base;
316 extern volatile unsigned int boot_flash_env_addr;
317 extern unsigned int boot_flash_off;
318 extern unsigned int boot_flash_sec;
319 extern unsigned int boot_flash_type;
322 #endif /* __CONFIG_H */