2 * (C) Copyright 2006-2009
3 * Texas Instruments Incorporated.
4 * Richard Woodruff <r-woodruff2@ti.com>
5 * Syed Mohammed Khasim <x0khasim@ti.com>
6 * Nishanth Menon <nm@ti.com>
8 * Configuration settings for the 3430 TI SDP3430 board.
10 * See file CREDITS for list of people who contributed to this
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License as
15 * published by the Free Software Foundation; either version 2 of
16 * the License, or (at your option) any later version.
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
32 /* TODO: REMOVE THE FOLLOWING
33 * Retained the following till size.h is removed in u-boot
35 #include <asm/sizes.h>
37 * High Level Configuration Options
39 #define CONFIG_OMAP 1 /* in a TI OMAP core */
40 #define CONFIG_OMAP34XX 1 /* which is a 34XX */
41 #define CONFIG_OMAP3430 1 /* which is in a 3430 */
42 #define CONFIG_OMAP3_3430SDP 1 /* working with SDP Rev2 */
44 #define CONFIG_SDRC /* The chip has SDRC controller */
46 #include <asm/arch/cpu.h> /* get chip and board defs */
47 #include <asm/arch/omap3.h>
50 * NOTE: these #defines presume standard SDP jumper settings.
52 * - 26 MHz clock (not 19.2 or 38.4 MHz)
53 * - Boot from 128MB NOR, not NAND or OneNAND
55 * At this writing, OMAP3 U-Boot support doesn't permit concurrent
56 * support for all the flash types the board supports.
58 #define CONFIG_DISPLAY_CPUINFO 1
59 #define CONFIG_DISPLAY_BOARDINFO 1
62 #define V_OSCK 26000000 /* Clock output from T2 */
63 #define V_SCLK (V_OSCK >> 1)
65 #undef CONFIG_USE_IRQ /* no support for IRQs */
66 #define CONFIG_MISC_INIT_R
68 #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
69 #define CONFIG_SETUP_MEMORY_TAGS 1
70 #define CONFIG_INITRD_TAG 1
71 #define CONFIG_REVISION_TAG 1
73 #define CONFIG_OF_LIBFDT 1
76 * Size of malloc() pool
77 * Total Size Environment - 256k
80 #define CONFIG_ENV_SIZE (256 << 10)
81 #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (256 << 10))
83 /*--------------------------------------------------------------------------*/
92 #define CONFIG_TWL4030_POWER 1
95 * serial port - NS16550 compatible
97 #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
99 #define CONFIG_SYS_NS16550
100 #define CONFIG_SYS_NS16550_SERIAL
101 #define CONFIG_SYS_NS16550_REG_SIZE (-4)
102 #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
104 /* Original SDP u-boot used UART1 and thus J8 (innermost); that can be
105 * swapped with UART2 via jumpering. Downsides of using J8: it doesn't
106 * support UART boot (that's only for UART3); it prevents sharing a Linux
107 * kernel (LL_DEBUG_UART3) or filesystem (getty ttyS2) with most boards.
109 * UART boot uses UART3 on J9, and the SDP user's guide says to use
110 * that for console. Downsides of using J9: you can't use IRDA too;
111 * since UART3 isn't in the CORE power domain, it may be a bit less
112 * usable in certain PM-sensitive debug scenarios.
114 #undef CONSOLE_J9 /* else J8/UART1 (innermost) */
117 #define CONFIG_CONS_INDEX 3
118 #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
119 #define CONFIG_SERIAL3 3 /* UART3 */
121 #define CONFIG_CONS_INDEX 1
122 #define CONFIG_SYS_NS16550_COM1 OMAP34XX_UART1
123 #define CONFIG_SERIAL1 1 /* UART1 */
126 #define CONFIG_ENV_OVERWRITE
127 #define CONFIG_BAUDRATE 115200
128 #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
132 * I2C for power management setup
134 #define CONFIG_HARD_I2C 1
135 #define CONFIG_SYS_I2C_SPEED 100000
136 #define CONFIG_SYS_I2C_SLAVE 1
137 #define CONFIG_SYS_I2C_BUS 0
138 #define CONFIG_SYS_I2C_BUS_SELECT 1
139 #define CONFIG_DRIVER_OMAP34XX_I2C 1
141 /* DDR - I use Infineon DDR */
142 #define CONFIG_OMAP3_INFINEON_DDR 1
144 /* OMITTED: single 1 Gbit MT29F1G NAND flash */
147 * NOR boot support - single 1 Gbit PF48F6000M0 Strataflash
149 #define CONFIG_SYS_FLASH_BASE 0x10000000
150 #define CONFIG_FLASH_CFI_DRIVER 1 /* Use drivers/cfi_flash.c */
151 #define CONFIG_SYS_FLASH_CFI 1 /* use CFI geometry data */
152 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* ~10x faster writes */
153 #define CONFIG_SYS_FLASH_PROTECTION 1 /* hardware sector protection */
154 #define CONFIG_SYS_FLASH_EMPTY_INFO 1 /* flinfo 'E' for empty */
155 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
156 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of flash banks */
158 #define CONFIG_SYS_FLASH_CFI_WIDTH 2
159 #define PHYS_FLASH_SIZE (128 << 20)
160 #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max sectors on one chip */
162 /* OMITTED: single 2 Gbit KFM2G16 OneNAND flash */
164 #define CONFIG_ENV_IS_IN_FLASH 1
165 #define CONFIG_SYS_ENV_SECT_SIZE (256 << 10)
166 #define CONFIG_ENV_OFFSET CONFIG_SYS_ENV_SECT_SIZE
167 #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_ENV_SECT_SIZE)
168 /*--------------------------------------------------------------------------*/
170 /* commands to include */
171 #include <config_cmd_default.h>
173 /* Enabled commands */
174 #define CONFIG_CMD_DHCP /* DHCP Support */
175 #define CONFIG_CMD_EXT2 /* EXT2 Support */
176 #define CONFIG_CMD_FAT /* FAT support */
177 #define CONFIG_CMD_I2C /* I2C serial bus support */
178 #define CONFIG_CMD_JFFS2 /* JFFS2 Support */
179 #define CONFIG_CMD_MMC /* MMC support */
180 #define CONFIG_CMD_NET
182 /* Disabled commands */
183 #undef CONFIG_CMD_FPGA /* FPGA configuration Support */
184 #undef CONFIG_CMD_IMLS /* List all found images */
186 /*--------------------------------------------------------------------------*/
191 #if defined(CONFIG_CMD_MMC)
192 #define CONFIG_GENERIC_MMC 1
194 #define CONFIG_OMAP_HSMMC 1
195 #define CONFIG_DOS_PARTITION 1
198 /*----------------------------------------------------------------------------
199 * SMSC9115 Ethernet from SMSC9118 family
200 *----------------------------------------------------------------------------
202 #if defined(CONFIG_CMD_NET)
204 #define CONFIG_LAN91C96
205 #define CONFIG_LAN91C96_BASE DEBUG_BASE
206 #define CONFIG_LAN91C96_EXT_PHY
208 #define CONFIG_BOOTP_SEND_HOSTNAME
212 #define CONFIG_BOOTP_SUBNETMASK 0x00000001
213 #define CONFIG_BOOTP_GATEWAY 0x00000002
214 #define CONFIG_BOOTP_HOSTNAME 0x00000004
215 #define CONFIG_BOOTP_BOOTPATH 0x00000010
216 #endif /* (CONFIG_CMD_NET) */
221 * Default boot order: mmc bootscript, MMC uImage, NOR image.
222 * Network booting environment must be configured at site.
225 /* allow overwriting serial config and ethaddr */
226 #define CONFIG_ENV_OVERWRITE
228 #define CONFIG_EXTRA_ENV_SETTINGS \
229 "loadaddr=0x82000000\0" \
230 "console=ttyS0,115200n8\0" \
231 "mmcargs=setenv bootargs console=${console} " \
232 "root=/dev/mmcblk0p2 rw " \
233 "rootfstype=ext3 rootwait\0" \
234 "norargs=setenv bootargs console=${console} " \
235 "root=/dev/mtdblock3 rw " \
236 "rootfstype=jffs2\0" \
237 "loadbootscript=fatload mmc 0 ${loadaddr} boot.scr\0" \
238 "bootscript=echo Running bootscript from MMC/SD ...; " \
239 "autoscr ${loadaddr}\0" \
240 "loaduimage=fatload mmc 0 ${loadaddr} uImage\0" \
241 "mmcboot=echo Booting from MMC/SD ...; " \
243 "bootm ${loadaddr}\0" \
244 "norboot=echo Booting from NOR ...; " \
248 #define CONFIG_BOOTCOMMAND \
249 "if mmcinit; then " \
250 "if run loadbootscript; then " \
253 "if run loaduimage; then " \
255 "else run norboot; " \
258 "else run norboot; fi"
260 #define CONFIG_AUTO_COMPLETE 1
262 /*--------------------------------------------------------------------------*/
265 * Miscellaneous configurable options
268 #define CONFIG_SYS_LONGHELP /* undef to save memory */
269 #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
270 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
271 #define CONFIG_SYS_PROMPT "OMAP34XX SDP # "
272 #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
273 /* Print Buffer Size */
274 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
275 sizeof(CONFIG_SYS_PROMPT) + 16)
276 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
277 /* Boot Argument Buffer Size */
278 #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
280 /* SDRAM Test range - start at 16 meg boundary -ends at 32Meg -
281 * a basic sanity check ONLY
282 * IF you would like to increase coverage, increase the end address
283 * or run the test with custom options
285 #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0 + 0x01000000)
286 #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + (32 << 20))
288 /* Default load address */
289 #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0)
291 /*--------------------------------------------------------------------------*/
294 * 3430 has 12 GP timers, they can be driven by the SysClk (12/13/19.2) or by
295 * 32KHz clk, or from external sig. This rate is divided by a local divisor.
297 #define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2)
298 #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
299 #define CONFIG_SYS_HZ 1000
304 * The stack sizes are set up in start.S using the settings below
306 #define CONFIG_STACKSIZE (128 << 10) /* Regular stack */
307 #ifdef CONFIG_USE_IRQ
308 #define CONFIG_STACKSIZE_IRQ (4 << 10) /* IRQ stack */
309 #define CONFIG_STACKSIZE_FIQ (4 << 10) /* FIQ stack */
312 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
313 #define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
314 #define CONFIG_SYS_INIT_RAM_SIZE 0x800
315 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
316 CONFIG_SYS_INIT_RAM_SIZE - \
317 GENERATED_GBL_DATA_SIZE)
321 #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
322 #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
323 #define PHYS_SDRAM_1_SIZE (32 << 20) /* at least 32 meg */
324 #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
326 /* SDRAM Bank Allocation method */
329 /*--------------------------------------------------------------------------*/
332 * NOR FLASH usage ... default nCS0:
333 * - one 256KB sector for U-Boot
334 * - one 256KB sector for its parameters (not all used)
335 * - eight sectors (2 MB) for kernel
339 /* Monitor at start of flash */
340 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
341 #define CONFIG_SYS_MONITOR_LEN (256 << 10)
344 * NAND FLASH usage ... default nCS1:
345 * - four 128KB sectors for X-Loader
346 * - four 128KB sectors for U-Boot
347 * - two 128KB sector for its parameters
348 * - 32 sectors (4 MB) for kernel
349 * - rest for filesystem
353 * OneNAND FLASH usage ... default nCS2:
354 * - four 128KB sectors for X-Loader
355 * - two 128KB sectors for U-Boot
356 * - one 128KB sector for its parameters
357 * - sixteen sectors (2 MB) for kernel
358 * - rest for filesystem
361 #define CONFIG_SYS_CACHELINE_SIZE 64
363 #endif /* __CONFIG_H */