2 * MATRIX VISION GmbH mvBlueLYNX-X
4 * Derived from omap3_beagle.h:
5 * (C) Copyright 2006-2008
7 * Richard Woodruff <r-woodruff2@ti.com>
8 * Syed Mohammed Khasim <x0khasim@ti.com>
10 * Configuration settings for the TI OMAP3530 Beagle board.
12 * SPDX-License-Identifier: GPL-2.0+
19 * High Level Configuration Options
21 #define CONFIG_OMAP 1 /* in a TI OMAP core */
22 #define CONFIG_MVBLX 1 /* working with mvBlueLYNX-X */
23 #define CONFIG_MACH_TYPE MACH_TYPE_MVBLX
24 #define CONFIG_OMAP_GPIO
25 #define CONFIG_OMAP_COMMON
27 #define CONFIG_SDRC /* The chip has SDRC controller */
29 #include <asm/arch/cpu.h> /* get chip and board defs */
30 #include <asm/arch/omap3.h>
33 * Display CPU and Board information
35 #define CONFIG_DISPLAY_CPUINFO 1
36 #define CONFIG_DISPLAY_BOARDINFO 1
39 #define V_OSCK 26000000 /* Clock output from T2 */
40 #define V_SCLK (V_OSCK >> 1)
42 #define CONFIG_MISC_INIT_R
44 #define CONFIG_OF_LIBFDT 1
46 #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
47 #define CONFIG_SETUP_MEMORY_TAGS 1
48 #define CONFIG_INITRD_TAG 1
49 #define CONFIG_REVISION_TAG 1
50 #define CONFIG_SERIAL_TAG 1
53 * Size of malloc() pool
55 #define CONFIG_ENV_SIZE (2 << 10) /* 2 KiB */
57 #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10))
64 * NS16550 Configuration
66 #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
68 #define CONFIG_SYS_NS16550
69 #define CONFIG_SYS_NS16550_SERIAL
70 #define CONFIG_SYS_NS16550_REG_SIZE (-4)
71 #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
74 * select serial console configuration
76 #define CONFIG_CONS_INDEX 1
77 #define CONFIG_SYS_NS16550_COM1 OMAP34XX_UART1
78 #define CONFIG_SERIAL1 1 /* UART1 */
80 #define CONFIG_BAUDRATE 115200
81 #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
83 #define CONFIG_GENERIC_MMC 1
85 #define CONFIG_OMAP_HSMMC 1
86 #define CONFIG_DOS_PARTITION 1
88 /* silent console by default */
89 #define CONFIG_SYS_DEVICE_NULLDEV 1
90 #define CONFIG_SILENT_CONSOLE 1
93 #define CONFIG_MUSB_UDC 1
94 #define CONFIG_USB_OMAP3 1
95 #define CONFIG_TWL4030_USB 1
97 /* USB device configuration */
98 #define CONFIG_USB_DEVICE 1
99 #define CONFIG_USB_TTY 1
100 #define CONFIG_SYS_CONSOLE_IS_IN_ENV 1
101 #define CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE 1
102 #define CONFIG_SYS_CONSOLE_ENV_OVERWRITE 1
103 #define CONFIG_USBD_VENDORID 0x164c
104 #define CONFIG_USBD_PRODUCTID_GSERIAL 0x0201
105 #define CONFIG_USBD_PRODUCTID_CDCACM 0x0201
106 #define CONFIG_USBD_MANUFACTURER "MATRIX VISION GmbH"
107 #define CONFIG_USBD_PRODUCT_NAME "mvBlueLYNX-X"
109 /* no FLASH available */
110 #define CONFIG_SYS_NO_FLASH
112 /* commands to include */
113 #include <config_cmd_default.h>
115 #define CONFIG_CMD_CACHE
116 #define CONFIG_CMD_EXT2 /* EXT2 Support */
117 #define CONFIG_CMD_FAT /* FAT support */
118 #define CONFIG_CMD_I2C /* I2C serial bus support */
119 #define CONFIG_CMD_MMC /* MMC support */
120 #define CONFIG_CMD_EEPROM
121 #define CONFIG_CMD_IMI /* iminfo */
122 #undef CONFIG_CMD_IMLS /* List all found images */
123 #define CONFIG_CMD_NET /* bootp, tftpboot, rarpboot */
124 #define CONFIG_CMD_NFS /* NFS support */
125 #define CONFIG_CMD_DHCP
126 #define CONFIG_CMD_PING
127 #define CONFIG_CMD_FPGA
128 #define CONFIG_CMD_FPGA_LOADMK
130 #define CONFIG_SYS_I2C
131 #define CONFIG_SYS_OMAP24_I2C_SPEED 100000
132 #define CONFIG_SYS_OMAP24_I2C_SLAVE 1
133 #define CONFIG_SYS_I2C_OMAP34XX
138 #define CONFIG_TWL4030_POWER 1
140 /* Environment information */
141 #undef CONFIG_ENV_OVERWRITE /* disallow overwriting serial# and ethaddr */
142 #define CONFIG_BOOTDELAY 0
143 #define CONFIG_ZERO_BOOTDELAY_CHECK
144 #define CONFIG_AUTOBOOT_KEYED
145 #define CONFIG_AUTOBOOT_STOP_STR "S"
147 #define CONFIG_EXTRA_ENV_SETTINGS \
149 "loadaddr=0x82000000\0" \
151 "console=ttyO0,115200n8\0" \
154 "dvimode=1024x768-24@60\0" \
155 "defaultdisplay=dvi\0" \
156 "loadfpga=if ext2load mmc ${mmcdev}:2 ${loadaddr} "\
157 "/lib/firmware/mvblx/${fpgafilename}; then " \
158 "fpga load 0 ${loadaddr} ${filesize}; " \
161 "mmcroot=/dev/mmcblk0p2 rw\0" \
162 "mmcrootfstype=ext3 rootwait\0" \
163 "mmcargs=setenv bootargs console=${console} " \
164 "mpurate=${mpurate} " \
166 "omapfb.mode=dvi:${dvimode} " \
168 "omapdss.def_disp=${defaultdisplay} " \
170 "rootfstype=${mmcrootfstype} " \
171 "mvfw.fpgavers=${fpgavers} " \
172 "${cmdline_suffix}\0" \
173 "loadbootenv=fatload mmc ${mmcdev} ${loadaddr} uEnv.txt\0" \
174 "importbootenv=echo Importing environment from mmc ...; " \
175 "env import -t $loadaddr $filesize\0" \
176 "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
177 "mmcboot=echo Booting from mmc ...; " \
179 "bootm ${loadaddr}\0" \
181 "echo Trying mmc${mmcdev}; " \
182 "mmc dev ${mmcdev}; " \
183 "if mmc rescan; then " \
184 "setenv mmcroot /dev/mmcblk${mmcdev}p2 rw; " \
185 "echo SD/MMC found on device ${mmcdev};" \
186 "if run loadbootenv; then " \
187 "echo Loading boot environment from mmc${mmcdev}; " \
188 "run importbootenv; " \
191 "if test -n $uenvcmd; then " \
192 "echo Running uenvcmd ...;" \
195 "if run loaduimage; then " \
200 #define CONFIG_BOOTCOMMAND \
202 "run mmcbootcmd || " \
207 #define CONFIG_AUTO_COMPLETE 1
209 * Miscellaneous configurable options
211 #define CONFIG_SYS_LONGHELP /* undef to save memory */
212 #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
213 #define CONFIG_SYS_PROMPT "mvblx # "
214 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
215 /* Print Buffer Size */
216 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
217 sizeof(CONFIG_SYS_PROMPT) + 16)
218 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
219 /* Boot Argument Buffer Size */
220 #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
222 #define CONFIG_SYS_ALT_MEMTEST 1 /* alternative memtest with looping */
223 #define CONFIG_SYS_MEMTEST_START (0x82000000) /* memtest works on */
224 #define CONFIG_SYS_MEMTEST_END (0x9dffffff) /* end = 448 MB */
225 #define CONFIG_SYS_MEMTEST_SCRATCH (0x81000000) /* dummy address */
227 /* default load address */
228 #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0)
231 * OMAP3 has 12 GP timers, they can be driven by the system clock
232 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
233 * This rate is divided by a local divisor.
235 #define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2)
236 #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
238 /*-----------------------------------------------------------------------
239 * Physical Memory Map
241 #define CONFIG_NR_DRAM_BANKS 1
242 #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
243 #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
245 #define CONFIG_ENV_IS_NOWHERE 1
247 /*----------------------------------------------------------------------------
248 * Network Subsystem (SMSC9211 Ethernet from SMSC9118 family)
249 *----------------------------------------------------------------------------
251 #if defined(CONFIG_CMD_NET)
252 #define CONFIG_SMC911X 1
253 #define CONFIG_SMC911X_32_BIT
254 #define CONFIG_SMC911X_BASE 0x2C000000
255 #endif /* (CONFIG_CMD_NET) */
257 #define CONFIG_FPGA_COUNT 1
259 #define CONFIG_FPGA_ALTERA
260 #define CONFIG_FPGA_CYCLON2
261 #define CONFIG_SYS_FPGA_PROG_FEEDBACK
262 #define CONFIG_SYS_FPGA_DONT_USE_CONF_DONE
264 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 0xA0>>1 */
265 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
266 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* 2^4 = 16-byte pages */
267 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
268 #define CONFIG_SYS_EEPROM_SIZE 256 /* Bytes */
269 #define CONFIG_ID_EEPROM
270 #define CONFIG_SYS_EEPROM_BUS_NUM 2
272 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
273 #define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
274 #define CONFIG_SYS_INIT_RAM_SIZE 0x800
275 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
276 CONFIG_SYS_INIT_RAM_SIZE - \
277 GENERATED_GBL_DATA_SIZE)
279 #define CONFIG_OMAP3_SPI
281 #define CONFIG_SYS_CACHELINE_SIZE 64
283 #endif /* __CONFIG_H */