2 * Configuration settings for the TI OMAP3 EVM board.
4 * Copyright (C) 2006-2011 Texas Instruments Incorporated - http://www.ti.com/
7 * Manikandan Pillai <mani.pillai@ti.com>
8 * Derived from Beagle Board and 3430 SDP code by
9 * Richard Woodruff <r-woodruff2@ti.com>
10 * Syed Mohammed Khasim <khasim@ti.com>
12 * Manikandan Pillai <mani.pillai@ti.com>
14 * SPDX-License-Identifier: GPL-2.0+
17 #ifndef __OMAP3EVM_CONFIG_H
18 #define __OMAP3EVM_CONFIG_H
20 #include <asm/arch/cpu.h>
21 #include <asm/arch/omap.h>
23 /* ----------------------------------------------------------------------------
24 * Supported U-Boot commands
25 * ----------------------------------------------------------------------------
28 #define CONFIG_CMD_JFFS2
30 #define CONFIG_CMD_NAND
32 /* ----------------------------------------------------------------------------
33 * Supported U-Boot features
34 * ----------------------------------------------------------------------------
36 #define CONFIG_SYS_LONGHELP
38 /* Allow to overwrite serial and ethaddr */
39 #define CONFIG_ENV_OVERWRITE
41 /* Add auto-completion support */
42 #define CONFIG_AUTO_COMPLETE
44 /* ----------------------------------------------------------------------------
46 * ----------------------------------------------------------------------------
50 #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
51 #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
53 /* Partition tables */
57 * Enable CONFIG_USB_MUSB_HCD for Host functionalities MSC, keyboard
58 * Enable CONFIG_USB_MUSB_UDD for Device functionalities.
60 #define CONFIG_USB_OMAP3
61 #define CONFIG_USB_MUSB_HCD
62 /* #define CONFIG_USB_MUSB_UDC */
65 #define CONFIG_SPL_NAND_SIMPLE
66 #define CONFIG_SPL_NAND_BASE
67 #define CONFIG_SPL_NAND_DRIVERS
68 #define CONFIG_SPL_NAND_ECC
69 #define CONFIG_SYS_NAND_5_ADDR_CYCLE
70 #define CONFIG_SYS_NAND_PAGE_COUNT 64
71 #define CONFIG_SYS_NAND_PAGE_SIZE 2048
72 #define CONFIG_SYS_NAND_OOBSIZE 64
73 #define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024)
74 #define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
75 #define CONFIG_SYS_NAND_ECCPOS {2, 3, 4, 5, 6, 7, 8, 9,\
77 #define CONFIG_SYS_NAND_ECCSIZE 512
78 #define CONFIG_SYS_NAND_ECCBYTES 3
79 #define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_HW
80 #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
81 #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
84 * High level configuration options
86 #define CONFIG_OMAP /* This is TI OMAP core */
87 #define CONFIG_OMAP_GPIO
88 /* Common ARM Erratas */
89 #define CONFIG_ARM_ERRATA_454179
90 #define CONFIG_ARM_ERRATA_430973
91 #define CONFIG_ARM_ERRATA_621766
93 #define CONFIG_SDRC /* The chip has SDRC controller */
95 #define CONFIG_OMAP3_EVM /* This is a OMAP3 EVM */
96 #define CONFIG_TWL4030_POWER /* with TWL4030 PMIC */
99 * Clock related definitions
101 #define V_OSCK 26000000 /* Clock output from T2 */
102 #define V_SCLK (V_OSCK >> 1)
105 * OMAP3 has 12 GP timers, they can be driven by the system clock
106 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
107 * This rate is divided by a local divisor.
109 #define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2
110 #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
112 /* Size of environment - 128KB */
113 #define CONFIG_ENV_SIZE (128 << 10)
115 /* Size of malloc pool */
116 #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10))
119 * Physical Memory Map
120 * Note 1: CS1 may or may not be populated
121 * Note 2: SDRAM size is expected to be at least 32MB
123 #define CONFIG_NR_DRAM_BANKS 2
124 #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
125 #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
127 /* Limits for memtest */
128 #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0)
129 #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
130 0x01F00000) /* 31MB */
132 /* Default load address */
133 #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0)
135 /* -----------------------------------------------------------------------------
137 * -----------------------------------------------------------------------------
141 * NS16550 Configuration
143 #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
145 #define CONFIG_SYS_NS16550_SERIAL
146 #define CONFIG_SYS_NS16550_REG_SIZE (-4)
147 #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
150 * select serial console configuration
152 #define CONFIG_CONS_INDEX 1
153 #define CONFIG_SERIAL1 1 /* UART1 on OMAP3 EVM */
154 #define CONFIG_SYS_NS16550_COM1 OMAP34XX_UART1
155 #define CONFIG_BAUDRATE 115200
156 #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
162 #define CONFIG_SYS_I2C
163 #define CONFIG_SYS_OMAP24_I2C_SPEED 100000
164 #define CONFIG_SYS_OMAP24_I2C_SLAVE 1
165 #define CONFIG_SYS_I2C_OMAP34XX
170 /* Monitor at start of flash - Reserve 2 sectors */
171 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
173 #define CONFIG_SYS_MONITOR_LEN (256 << 10)
175 /* Start location & size of environment */
176 #define ONENAND_ENV_OFFSET 0x260000
177 #define SMNAND_ENV_OFFSET 0x260000
179 #define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB */
184 /* Physical address to access NAND */
185 #define CONFIG_SYS_NAND_ADDR NAND_BASE
187 /* Physical address to access NAND at CS0 */
188 #define CONFIG_SYS_NAND_BASE NAND_BASE
190 /* Max number of NAND devices */
191 #define CONFIG_SYS_MAX_NAND_DEVICE 1
192 #define CONFIG_SYS_NAND_BUSWIDTH_16BIT
193 /* Timeout values (in ticks) */
194 #define CONFIG_SYS_FLASH_ERASE_TOUT (100 * CONFIG_SYS_HZ)
195 #define CONFIG_SYS_FLASH_WRITE_TOUT (100 * CONFIG_SYS_HZ)
197 /* Flash banks JFFS2 should use */
198 #define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \
199 CONFIG_SYS_MAX_NAND_DEVICE)
201 #define CONFIG_SYS_JFFS2_MEM_NAND
202 #define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS
203 #define CONFIG_SYS_JFFS2_NUM_BANKS 1
205 #define CONFIG_JFFS2_NAND
206 /* nand device jffs2 lives on */
207 #define CONFIG_JFFS2_DEV "nand0"
208 /* Start of jffs2 partition */
209 #define CONFIG_JFFS2_PART_OFFSET 0x680000
210 /* Size of jffs2 partition */
211 #define CONFIG_JFFS2_PART_SIZE 0xf980000
216 #ifdef CONFIG_USB_OMAP3
218 #ifdef CONFIG_USB_MUSB_HCD
220 #define CONGIG_CMD_STORAGE
222 #ifdef CONFIG_USB_KEYBOARD
223 #define CONFIG_SYS_USB_EVENT_POLL
224 #define CONFIG_PREBOOT "usb start"
225 #endif /* CONFIG_USB_KEYBOARD */
227 #endif /* CONFIG_USB_MUSB_HCD */
229 #ifdef CONFIG_USB_MUSB_UDC
230 /* USB device configuration */
231 #define CONFIG_USB_DEVICE
232 #define CONFIG_USB_TTY
234 /* Change these to suit your needs */
235 #define CONFIG_USBD_VENDORID 0x0451
236 #define CONFIG_USBD_PRODUCTID 0x5678
237 #define CONFIG_USBD_MANUFACTURER "Texas Instruments"
238 #define CONFIG_USBD_PRODUCT_NAME "EVM"
239 #endif /* CONFIG_USB_MUSB_UDC */
241 #endif /* CONFIG_USB_OMAP3 */
243 /* ----------------------------------------------------------------------------
245 * ----------------------------------------------------------------------------
247 #define CONFIG_SYS_MAXARGS 16 /* max args for a command */
249 #define CONFIG_MISC_INIT_R
251 #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
252 #define CONFIG_SETUP_MEMORY_TAGS
253 #define CONFIG_INITRD_TAG
254 #define CONFIG_REVISION_TAG
256 /* Size of Console IO buffer */
257 #define CONFIG_SYS_CBSIZE 512
259 /* Size of print buffer */
260 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
261 sizeof(CONFIG_SYS_PROMPT) + 16)
263 /* Size of bootarg buffer */
264 #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
266 #define CONFIG_BOOTFILE "uImage"
271 #if defined(CONFIG_CMD_NAND)
272 #define CONFIG_SYS_FLASH_BASE NAND_BASE
274 #define CONFIG_NAND_OMAP_GPMC
275 #define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET
276 #elif defined(CONFIG_CMD_ONENAND)
277 #define CONFIG_SYS_FLASH_BASE ONENAND_MAP
278 #define CONFIG_SYS_ONENAND_BASE ONENAND_MAP
281 #if !defined(CONFIG_ENV_IS_NOWHERE)
282 #if defined(CONFIG_CMD_NAND)
283 #define CONFIG_ENV_IS_IN_NAND
284 #elif defined(CONFIG_CMD_ONENAND)
285 #define CONFIG_ENV_IS_IN_ONENAND
286 #define CONFIG_ENV_OFFSET ONENAND_ENV_OFFSET
288 #endif /* CONFIG_ENV_IS_NOWHERE */
290 #define CONFIG_ENV_ADDR CONFIG_ENV_OFFSET
292 #if defined(CONFIG_CMD_NET)
294 /* Ethernet (SMSC9115 from SMSC9118 family) */
295 #define CONFIG_SMC911X
296 #define CONFIG_SMC911X_32_BIT
297 #define CONFIG_SMC911X_BASE 0x2C000000
300 #define CONFIG_BOOTP_SUBNETMASK 0x00000001
301 #define CONFIG_BOOTP_GATEWAY 0x00000002
302 #define CONFIG_BOOTP_HOSTNAME 0x00000004
303 #define CONFIG_BOOTP_BOOTPATH 0x00000010
305 #endif /* CONFIG_CMD_NET */
307 /* Support for relocation */
308 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
309 #define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
310 #define CONFIG_SYS_INIT_RAM_SIZE 0x800
311 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
312 CONFIG_SYS_INIT_RAM_SIZE - \
313 GENERATED_GBL_DATA_SIZE)
315 /* -----------------------------------------------------------------------------
317 * -----------------------------------------------------------------------------
319 #define CONFIG_SYS_NO_FLASH
321 /* Uncomment to define the board revision statically */
322 /* #define CONFIG_STATIC_BOARD_REV OMAP3EVM_BOARD_GEN_2 */
324 /* Defines for SPL */
325 #define CONFIG_SPL_FRAMEWORK
326 #define CONFIG_SPL_TEXT_BASE 0x40200800
327 #define CONFIG_SPL_MAX_SIZE (SRAM_SCRATCH_SPACE_ADDR - \
328 CONFIG_SPL_TEXT_BASE)
330 #define CONFIG_SPL_BSS_START_ADDR 0x80000000
331 #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 /* 512 KB */
333 #define CONFIG_SPL_BOARD_INIT
334 #define CONFIG_SPL_OMAP3_ID_NAND
335 #define CONFIG_SPL_LDSCRIPT "arch/arm/mach-omap2/u-boot-spl.lds"
338 * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM
339 * 64 bytes before this address should be set aside for u-boot.img's
340 * header. That is 0x800FFFC0--0x80100000 should not be used for any
343 #define CONFIG_SYS_TEXT_BASE 0x80100000
344 #define CONFIG_SYS_SPL_MALLOC_START 0x80208000
345 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
347 /* -----------------------------------------------------------------------------
348 * Default environment
349 * -----------------------------------------------------------------------------
352 #define CONFIG_EXTRA_ENV_SETTINGS \
353 "loadaddr=0x82000000\0" \
356 "console=ttyO0,115200n8\0" \
357 "mmcargs=setenv bootargs console=${console} " \
358 "root=/dev/mmcblk0p2 rw " \
359 "rootfstype=ext3 rootwait\0" \
360 "nandargs=setenv bootargs console=${console} " \
361 "root=/dev/mtdblock4 rw " \
362 "rootfstype=jffs2\0" \
363 "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
364 "bootscript=echo Running bootscript from mmc ...; " \
365 "source ${loadaddr}\0" \
366 "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
367 "mmcboot=echo Booting from mmc ...; " \
369 "bootm ${loadaddr}\0" \
370 "nandboot=echo Booting from nand ...; " \
372 "onenand read ${loadaddr} 280000 400000; " \
373 "bootm ${loadaddr}\0" \
375 #define CONFIG_BOOTCOMMAND \
376 "mmc dev ${mmcdev}; if mmc rescan; then " \
377 "if run loadbootscript; then " \
380 "if run loaduimage; then " \
382 "else run nandboot; " \
385 "else run nandboot; fi"
387 #endif /* __OMAP3EVM_CONFIG_H */