2 * Configuration settings for the QUIPOS Cairo board.
4 * Copyright (C) DENX GmbH
7 * Albert ARIBAUD <albert.aribaud@3adev.fr>
9 * Derived from EVM code by
10 * Manikandan Pillai <mani.pillai@ti.com>
11 * Itself derived from Beagle Board and 3430 SDP code by
12 * Richard Woodruff <r-woodruff2@ti.com>
13 * Syed Mohammed Khasim <khasim@ti.com>
15 * Also derived from include/configs/omap3_beagle.h
17 * SPDX-License-Identifier: GPL-2.0+
20 #ifndef __OMAP3_CAIRO_CONFIG_H
21 #define __OMAP3_CAIRO_CONFIG_H
23 #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
26 * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM
27 * 64 bytes before this address should be set aside for u-boot.img's
28 * header. That is 0x800FFFC0--0x80100000 should not be used for any
29 * other needs. We use this rather than the inherited defines from
30 * ti_armv7_common.h for backwards compatibility.
32 #define CONFIG_SYS_TEXT_BASE 0x80100000
33 #define CONFIG_SYS_UBOOT_START CONFIG_SYS_TEXT_BASE
34 #define CONFIG_SPL_BSS_START_ADDR 0x80000000
35 #define CONFIG_SPL_BSS_MAX_SIZE (512 << 10) /* 512 KB */
36 #define CONFIG_SYS_SPL_MALLOC_START 0x80208000
37 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
41 #include <configs/ti_omap3_common.h>
44 * Display CPU and Board information
46 #define CONFIG_DISPLAY_BOARDINFO 1
48 #define CONFIG_MISC_INIT_R
50 #define CONFIG_REVISION_TAG 1
51 #define CONFIG_ENV_OVERWRITE
53 /* Enable Multi Bus support for I2C */
54 #define CONFIG_I2C_MULTI_BUS 1
56 /* Probe all devices */
57 #define CONFIG_SYS_I2C_NOPROBES { {0x0, 0x0} }
61 /* commands to include */
62 #define CONFIG_CMD_NAND_LOCK_UNLOCK
67 #define CONFIG_TWL4030_LED 1
72 #define CONFIG_NAND_OMAP_GPMC
73 #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */
75 #define CONFIG_EXTRA_ENV_SETTINGS \
77 "fdt_high=0x87000000\0" \
79 "fec_addr=00:50:C2:7E:90:F0\0" \
80 "netmask=255.255.255.0\0" \
81 "ipaddr=192.168.2.9\0" \
82 "gateway=192.168.2.1\0" \
83 "serverip=192.168.2.10\0" \
84 "nfshost=192.168.2.10\0" \
88 "bootargs_mmc_ramdisk=mem=128M " \
89 "console=ttyO1,115200n8 " \
90 "root=/dev/ram0 rw " \
91 "initrd=0x81600000,16M " \
92 "mpurate=600 ramdisk_size=16384 omapfb.rotate=1 " \
93 "omapfb.rotate_type=1 omap_vout.vid1_static_vrfb_alloc=y\0" \
94 "mmcboot=mmc init; " \
95 "fatload mmc 0 0x80000000 uImage; " \
96 "fatload mmc 0 0x81600000 ramdisk.gz; " \
97 "setenv bootargs ${bootargs_mmc_ramdisk}; " \
98 "bootm 0x80000000\0" \
99 "bootargs_nfs=mem=99M console=ttyO0,115200n8 noinitrd rw ip=dhcp " \
101 "nfsroot=192.168.2.10:/home/spiid/workdir/Quipos/rootfs,nolock " \
102 "mpurate=600 omapfb.rotate=1 omapfb.rotate_type=1 " \
103 "omap_vout.vid1_static_vrfb_alloc=y\0" \
104 "boot_nfs=run get_kernel; setenv bootargs ${bootargs_nfs}; " \
105 "bootm 0x80000000\0" \
106 "bootargs_nand=mem=128M console=ttyO1,115200n8 noinitrd " \
107 "root=/dev/mtdblock4 rw rootfstype=jffs2 mpurate=600 " \
108 "omap_vout.vid1_static_vrfb_alloc=y omapfb.rotate=1 " \
109 "omapfb.rotate_type=1\0" \
110 "boot_nand=nand read.i 0x80000000 280000 300000; setenv " \
111 "bootargs ${bootargs_nand}; bootm 0x80000000\0" \
112 "ledorange=i2c dev 1; i2c mw 60 00 00 1; i2c mw 60 14 FF 1; " \
113 "i2c mw 60 15 FF 1; i2c mw 60 16 FF 1; i2c mw 60 17 FF 1; " \
114 "i2c mw 60 09 10 1; i2c mw 60 06 10 1\0" \
115 "ledgreen=i2c dev 1; i2c mw 60 00 00 1; i2c mw 60 14 FF 1; " \
116 "i2c mw 60 15 FF 1; i2c mw 60 16 FF 1; i2c mw 60 17 FF 1; i2c " \
117 "mw 60 09 00 1; i2c mw 60 06 10 1\0" \
118 "ledoff=i2c dev 1; i2c mw 60 00 00 1; i2c mw 60 14 FF 1; " \
119 "i2c mw 60 15 FF 1; i2c mw 60 16 FF 1; i2c mw 60 17 FF 1; " \
120 "i2c mw 60 09 00 1; i2c mw 60 06 0 1\0" \
121 "ledred=i2c dev 1; i2c mw 60 00 00 1; i2c mw 60 14 FF 1; " \
122 "i2c mw 60 15 FF 1; i2c mw 60 16 FF 1; i2c mw 60 17 FF 1; " \
123 "i2c mw 60 09 10 1; i2c mw 60 06 0 1\0" \
124 "flash_xloader=mw.b 0x81600000 0xff 0x20000; " \
125 "nand erase 0 20000; " \
126 "fatload mmc 0 0x81600000 MLO; " \
128 "nand write.i 0x81600000 0 20000;\0" \
129 "flash_uboot=mw.b 0x81600000 0xff 0x40000; " \
130 "nand erase 80000 40000; " \
131 "fatload mmc 0 0x81600000 u-boot.bin; " \
133 "nand write.i 0x81600000 80000 40000;\0" \
134 "flash_kernel=mw.b 0x81600000 0xff 0x300000; " \
135 "nand erase 280000 300000; " \
136 "fatload mmc 0 0x81600000 uImage; " \
138 "nand write.i 0x81600000 280000 300000;\0" \
139 "flash_rootfs=fatload mmc 0 0x81600000 rootfs.jffs2; " \
141 "nand write.jffs2 0x680000 0xFF ${filesize}; " \
142 "nand erase 680000 ${filesize}; " \
143 "nand write.jffs2 81600000 680000 ${filesize};\0" \
144 "flash_scrub=nand scrub; " \
145 "run flash_xloader; " \
146 "run flash_uboot; " \
147 "run flash_kernel; " \
148 "run flash_rootfs;\0" \
149 "flash_all=run ledred; " \
150 "nand erase.chip; " \
152 "run flash_xloader; " \
153 "run flash_uboot; " \
154 "run flash_kernel; " \
155 "run flash_rootfs; " \
157 "run boot_nand; \0" \
159 #define CONFIG_BOOTCOMMAND \
160 "if fatload mmc 0 0x81600000 MLO; then run flash_all; " \
161 "else run boot_nand; fi"
164 * OMAP3 has 12 GP timers, they can be driven by the system clock
165 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
166 * This rate is divided by a local divisor.
168 #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
170 /*-----------------------------------------------------------------------
171 * FLASH and environment organization
174 /* **** PISMO SUPPORT *** */
175 #if defined(CONFIG_CMD_NAND)
176 #define CONFIG_SYS_FLASH_BASE NAND_BASE
179 /* Monitor at start of flash */
180 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
181 #define CONFIG_SYS_ONENAND_BASE ONENAND_MAP
183 #define CONFIG_ENV_IS_IN_NAND 1
184 #define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB */
185 #define ONENAND_ENV_OFFSET 0x260000 /* environment starts here */
186 #define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */
188 #define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB */
189 #define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET
190 #define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
192 #define CONFIG_OMAP3_SPI
194 /* Defines for SPL */
195 #define CONFIG_SPL_OMAP3_ID_NAND
197 /* NAND boot config */
198 #define CONFIG_SYS_NAND_5_ADDR_CYCLE
199 #define CONFIG_SYS_NAND_PAGE_COUNT 64
200 #define CONFIG_SYS_NAND_PAGE_SIZE 2048
201 #define CONFIG_SYS_NAND_OOBSIZE 64
202 #define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024)
203 #define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
204 #define CONFIG_SYS_NAND_ECCPOS {2, 3, 4, 5, 6, 7, 8, 9,\
206 #define CONFIG_SYS_NAND_ECCSIZE 512
207 #define CONFIG_SYS_NAND_ECCBYTES 3
208 #define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_HW
209 #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
210 /* NAND: SPL falcon mode configs */
211 #ifdef CONFIG_SPL_OS_BOOT
212 #define CONFIG_CMD_SPL_NAND_OFS 0x240000
213 #define CONFIG_SYS_NAND_SPL_KERNEL_OFFS 0x280000
214 #define CONFIG_CMD_SPL_WRITE_SIZE 0x2000
218 #define CONFIG_BOOTFILE "uImage"
220 /* Override OMAP3 common serial console configuration from UART3
223 * Attention: for UART2, special MUX settings (MUX_DEFAULT(), MCBSP3)
224 * are needed and peripheral clocks for UART2 must be enabled in
225 * function per_clocks_enable().
227 #undef CONFIG_CONS_INDEX
228 #define CONFIG_CONS_INDEX 2
229 #ifdef CONFIG_SPL_BUILD
230 #undef CONFIG_SYS_NS16550_COM3
231 #define CONFIG_SYS_NS16550_COM2 OMAP34XX_UART2
232 #undef CONFIG_SERIAL3
233 #define CONFIG_SERIAL2
236 /* Provide MACH_TYPE for compatibility with non-DT kernels */
237 #define MACH_TYPE_OMAP3_CAIRO 3063
238 #define CONFIG_MACH_TYPE MACH_TYPE_OMAP3_CAIRO
240 /*-----------------------------------------------------------------------
241 * FLASH and environment organization
244 /* **** PISMO SUPPORT *** */
246 #define CONFIG_SYS_MAX_FLASH_SECT 520 /* max number of sectors */
248 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of flash banks */
250 /*-----------------------------------------------------------------------
251 * CFI FLASH driver setup
253 /* timeout values are in ticks */
254 #define CONFIG_SYS_FLASH_ERASE_TOUT (100 * CONFIG_SYS_HZ)
255 #define CONFIG_SYS_FLASH_WRITE_TOUT (100 * CONFIG_SYS_HZ)
257 /* Flash banks JFFS2 should use */
258 #define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \
259 CONFIG_SYS_MAX_NAND_DEVICE)
260 #define CONFIG_SYS_JFFS2_MEM_NAND
261 /* use flash_info[2] */
262 #define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS
263 #define CONFIG_SYS_JFFS2_NUM_BANKS 1
265 #endif /* __OMAP3_CAIRO_CONFIG_H */