2 * (C) Copyright 2006-2008
4 * Richard Woodruff <r-woodruff2@ti.com>
5 * Syed Mohammed Khasim <x0khasim@ti.com>
7 * Configuration settings for the TI OMAP3530 Beagle board.
9 * SPDX-License-Identifier: GPL-2.0+
15 #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
18 * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM
19 * 64 bytes before this address should be set aside for u-boot.img's
20 * header. That is 0x800FFFC0--0x80100000 should not be used for any
21 * other needs. We use this rather than the inherited defines from
22 * ti_armv7_common.h for backwards compatibility.
24 #define CONFIG_SYS_TEXT_BASE 0x80100000
25 #define CONFIG_SPL_BSS_START_ADDR 0x80000000
26 #define CONFIG_SPL_BSS_MAX_SIZE (512 << 10) /* 512 KB */
27 #define CONFIG_SYS_SPL_MALLOC_START 0x80208000
28 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
30 #include <configs/ti_omap3_common.h>
33 * Display CPU and Board information
35 #define CONFIG_DISPLAY_CPUINFO 1
36 #define CONFIG_DISPLAY_BOARDINFO 1
38 #define CONFIG_MISC_INIT_R
40 #define CONFIG_REVISION_TAG 1
41 #define CONFIG_ENV_OVERWRITE
44 #define CONFIG_STATUS_LED 1
45 #define CONFIG_BOARD_SPECIFIC_LED 1
46 #define STATUS_LED_BIT 0x01
47 #define STATUS_LED_STATE STATUS_LED_ON
48 #define STATUS_LED_PERIOD (CONFIG_SYS_HZ / 2)
49 #define STATUS_LED_BIT1 0x02
50 #define STATUS_LED_STATE1 STATUS_LED_ON
51 #define STATUS_LED_PERIOD1 (CONFIG_SYS_HZ / 2)
52 #define STATUS_LED_BOOT STATUS_LED_BIT
53 #define STATUS_LED_GREEN STATUS_LED_BIT1
55 /* Enable Multi Bus support for I2C */
56 #define CONFIG_I2C_MULTI_BUS 1
58 /* Probe all devices */
59 #define CONFIG_SYS_I2C_NOPROBES {{0x0, 0x0}}
62 #define CONFIG_USB_MUSB_OMAP2PLUS
63 #define CONFIG_USB_MUSB_PIO_ONLY
64 #define CONFIG_TWL4030_USB 1
65 #define CONFIG_USB_ETHER
66 #define CONFIG_USB_ETHER_RNDIS
67 #define CONFIG_G_DNL_VENDOR_NUM 0x0451
68 #define CONFIG_G_DNL_PRODUCT_NUM 0xd022
69 #define CONFIG_G_DNL_MANUFACTURER "TI"
70 #define CONFIG_USB_FUNCTION_FASTBOOT
71 #define CONFIG_CMD_FASTBOOT
72 #define CONFIG_ANDROID_BOOT_IMAGE
73 #define CONFIG_FASTBOOT_BUF_ADDR CONFIG_SYS_LOAD_ADDR
74 #define CONFIG_FASTBOOT_BUF_SIZE 0x07000000
77 #define CONFIG_CMD_USB
78 #define CONFIG_USB_EHCI
80 #define CONFIG_USB_EHCI_OMAP
81 #define CONFIG_OMAP_EHCI_PHY1_RESET_GPIO 147
83 #define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 3
84 #define CONFIG_USB_HOST_ETHER
85 #define CONFIG_USB_ETHER_ASIX
86 #define CONFIG_USB_ETHER_MCS7830
87 #define CONFIG_USB_ETHER_SMSC95XX
90 #define CONFIG_OMAP3_GPIO_5 /* GPIO128..159 is in GPIO bank 5 */
91 #define CONFIG_OMAP3_GPIO_6 /* GPIO160..191 is in GPIO bank 6 */
93 /* commands to include */
94 #define CONFIG_CMD_ASKENV
96 #define CONFIG_CMD_CACHE
98 #define MTDIDS_DEFAULT "nand0=nand"
99 #define MTDPARTS_DEFAULT "mtdparts=nand:512k(x-loader),"\
100 "1920k(u-boot),128k(u-boot-env),"\
103 #define CONFIG_USB_STORAGE /* USB storage support */
104 #define CONFIG_CMD_NAND /* NAND support */
105 #define CONFIG_CMD_LED /* LED support */
106 #define CONFIG_CMD_DHCP
108 #define CONFIG_VIDEO_OMAP3 /* DSS Support */
113 #define CONFIG_TWL4030_LED 1
118 #define CONFIG_NAND_OMAP_GPMC
119 #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */
122 #define CONFIG_EXTRA_ENV_SETTINGS \
123 "loadaddr=0x80200000\0" \
124 "rdaddr=0x81000000\0" \
125 "fdt_high=0xffffffff\0" \
126 "fdtaddr=0x80f80000\0" \
128 "bootfile=uImage\0" \
129 "ramdisk=ramdisk.gz\0" \
132 "console=ttyO2,115200n8\0" \
138 "dvimode=640x480MR-16@60\0" \
139 "defaultdisplay=dvi\0" \
141 "mmcroot=/dev/mmcblk0p2 rw\0" \
142 "mmcrootfstype=ext3 rootwait\0" \
143 "nandroot=ubi0:rootfs ubi.mtd=4\0" \
144 "nandrootfstype=ubifs\0" \
145 "ramroot=/dev/ram0 rw ramdisk_size=65536 initrd=0x81000000,64M\0" \
146 "ramrootfstype=ext2\0" \
147 "mmcargs=setenv bootargs console=${console} " \
149 "mpurate=${mpurate} " \
153 "omapfb.mode=dvi:${dvimode} " \
154 "omapdss.def_disp=${defaultdisplay} " \
156 "rootfstype=${mmcrootfstype}\0" \
157 "nandargs=setenv bootargs console=${console} " \
159 "mpurate=${mpurate} " \
163 "omapfb.mode=dvi:${dvimode} " \
164 "omapdss.def_disp=${defaultdisplay} " \
165 "root=${nandroot} " \
166 "rootfstype=${nandrootfstype}\0" \
168 "if test $beaglerev = AxBx; then " \
169 "setenv fdtfile omap3-beagle.dtb; fi; " \
170 "if test $beaglerev = Cx; then " \
171 "setenv fdtfile omap3-beagle.dtb; fi; " \
172 "if test $beaglerev = C4; then " \
173 "setenv fdtfile omap3-beagle.dtb; fi; " \
174 "if test $beaglerev = xMAB; then " \
175 "setenv fdtfile omap3-beagle-xm-ab.dtb; fi; " \
176 "if test $beaglerev = xMC; then " \
177 "setenv fdtfile omap3-beagle-xm.dtb; fi; " \
178 "if test $fdtfile = undefined; then " \
179 "echo WARNING: Could not determine device tree to use; fi; \0" \
181 "if test $beaglerev = xMAB; then " \
182 "if test ! -e mmc ${bootpart} ${bootdir}/${fdtfile}; then " \
183 "setenv fdtfile omap3-beagle-xm.dtb; " \
186 "bootenv=uEnv.txt\0" \
187 "loadbootenv=fatload mmc ${mmcdev} ${loadaddr} ${bootenv}\0" \
188 "importbootenv=echo Importing environment from mmc ...; " \
189 "env import -t -r $loadaddr $filesize\0" \
190 "ramargs=setenv bootargs console=${console} " \
192 "mpurate=${mpurate} " \
195 "omapfb.mode=dvi:${dvimode} " \
196 "omapdss.def_disp=${defaultdisplay} " \
198 "rootfstype=${ramrootfstype}\0" \
199 "loadramdisk=load mmc ${bootpart} ${rdaddr} ${bootdir}/${ramdisk}\0" \
200 "loadimage=load mmc ${bootpart} ${loadaddr} ${bootdir}/${bootfile}\0" \
201 "loadbootscript=load mmc ${mmcdev} ${loadaddr} boot.scr\0" \
202 "bootscript=echo Running bootscript from mmc${mmcdev} ...; " \
203 "source ${loadaddr}\0" \
204 "loadfdt=run validatefdt; load mmc ${bootpart} ${fdtaddr} ${bootdir}/${fdtfile}\0" \
205 "mmcboot=echo Booting from mmc ...; " \
207 "bootm ${loadaddr}\0" \
208 "mmcbootz=echo Booting with DT from mmc${mmcdev} ...; " \
210 "bootz ${loadaddr} - ${fdtaddr}\0" \
211 "nandboot=echo Booting from nand ...; " \
213 "nand read ${loadaddr} 280000 400000; " \
214 "bootm ${loadaddr}\0" \
215 "ramboot=echo Booting from ramdisk ...; " \
217 "bootm ${loadaddr}\0" \
218 "userbutton=if gpio input 173; then run userbutton_xm; " \
219 "else run userbutton_nonxm; fi;\0" \
220 "userbutton_xm=gpio input 4;\0" \
221 "userbutton_nonxm=gpio input 7;\0"
222 /* "run userbutton" will return 1 (false) if pressed and 0 (true) if not */
223 #define CONFIG_BOOTCOMMAND \
225 "mmc dev ${mmcdev}; if mmc rescan; then " \
226 "if run userbutton; then " \
227 "setenv bootenv uEnv.txt;" \
229 "setenv bootenv user.txt;" \
231 "echo SD/MMC found on device ${mmcdev};" \
232 "if run loadbootenv; then " \
233 "echo Loaded environment from ${bootenv};" \
234 "run importbootenv;" \
236 "if test -n $uenvcmd; then " \
237 "echo Running uenvcmd ...;" \
240 "if run loadbootscript; then " \
243 "if run loadimage; then " \
249 "setenv bootfile zImage;" \
250 "if run loadimage; then " \
256 * OMAP3 has 12 GP timers, they can be driven by the system clock
257 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
258 * This rate is divided by a local divisor.
260 #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
262 /*-----------------------------------------------------------------------
263 * FLASH and environment organization
266 /* **** PISMO SUPPORT *** */
267 #if defined(CONFIG_CMD_NAND)
268 #define CONFIG_SYS_FLASH_BASE NAND_BASE
271 /* Monitor at start of flash */
272 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
273 #define CONFIG_SYS_ONENAND_BASE ONENAND_MAP
275 #define CONFIG_ENV_IS_IN_NAND 1
276 #define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB */
277 #define ONENAND_ENV_OFFSET 0x260000 /* environment starts here */
278 #define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */
280 #define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB */
281 #define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET
282 #define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
284 #define CONFIG_OMAP3_SPI
286 #define CONFIG_SYS_CACHELINE_SIZE 64
288 /* Defines for SPL */
289 #define CONFIG_SPL_OMAP3_ID_NAND
291 /* NAND boot config */
292 #define CONFIG_SYS_NAND_BUSWIDTH_16BIT
293 #define CONFIG_SYS_NAND_5_ADDR_CYCLE
294 #define CONFIG_SYS_NAND_PAGE_COUNT 64
295 #define CONFIG_SYS_NAND_PAGE_SIZE 2048
296 #define CONFIG_SYS_NAND_OOBSIZE 64
297 #define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024)
298 #define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
299 #define CONFIG_SYS_NAND_ECCPOS {2, 3, 4, 5, 6, 7, 8, 9,\
301 #define CONFIG_SYS_NAND_ECCSIZE 512
302 #define CONFIG_SYS_NAND_ECCBYTES 3
303 #define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_HW
304 #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
305 /* NAND: SPL falcon mode configs */
306 #ifdef CONFIG_SPL_OS_BOOT
307 #define CONFIG_CMD_SPL_NAND_OFS 0x240000
308 #define CONFIG_SYS_NAND_SPL_KERNEL_OFFS 0x280000
309 #define CONFIG_CMD_SPL_WRITE_SIZE 0x2000
312 #endif /* __CONFIG_H */