2 * (C) Copyright 2004 Paul Reynolds <PaulReynolds@lhsolutions.com>
5 * Stefan Roese, DENX Software Engineering, sr@denx.de.
7 * SPDX-License-Identifier: GPL-2.0+
10 /************************************************************************
11 * 1 March 2004 Travis B. Sawyer <tsawyer@sandburst.com>
12 * Adapted to current Das U-Boot source
13 ***********************************************************************/
16 /************************************************************************
17 * OCOTEA.h - configuration for AMCC 440GX Ref (Ocotea)
18 ***********************************************************************/
23 /*-----------------------------------------------------------------------
24 * High Level Configuration Options
25 *----------------------------------------------------------------------*/
26 #define CONFIG_OCOTEA 1 /* Board is ebony */
27 #define CONFIG_440GX 1 /* Specifc GX support */
28 #define CONFIG_440 1 /* ... PPC440 family */
29 #define CONFIG_4xx 1 /* ... PPC4xx family */
30 #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
31 #define CONFIG_SYS_CLK_FREQ 33333333 /* external freq to pll */
33 #define CONFIG_SYS_TEXT_BASE 0xFFFC0000
36 * Include common defines/options for all AMCC eval boards
38 #define CONFIG_HOSTNAME ocotea
39 #include "amcc-common.h"
41 /*-----------------------------------------------------------------------
42 * Base addresses -- Note these are effective addresses where the
43 * actual resources get mapped (not physical addresses)
44 *----------------------------------------------------------------------*/
45 #define CONFIG_SYS_FLASH_BASE 0xff800000 /* start of FLASH */
46 #define CONFIG_SYS_PCI_MEMBASE 0x80000000 /* mapped pci memory */
47 #define CONFIG_SYS_ISRAM_BASE 0xc0000000 /* internal SRAM */
48 #define CONFIG_SYS_PCI_BASE 0xd0000000 /* internal PCI regs */
50 #define CONFIG_SYS_FPGA_BASE (CONFIG_SYS_PERIPHERAL_BASE + 0x08300000)
51 #define CONFIG_SYS_NVRAM_BASE_ADDR (CONFIG_SYS_PERIPHERAL_BASE + 0x08000000)
53 /*-----------------------------------------------------------------------
54 * Initial RAM & stack pointer (placed in internal SRAM)
55 *----------------------------------------------------------------------*/
56 #define CONFIG_SYS_TEMP_STACK_OCM 1
57 #define CONFIG_SYS_OCM_DATA_ADDR CONFIG_SYS_ISRAM_BASE
58 #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_ISRAM_BASE /* Initial RAM address */
59 #define CONFIG_SYS_INIT_RAM_SIZE 0x2000 /* Size of used area in RAM */
61 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
62 #define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 0x4)
64 /*-----------------------------------------------------------------------
66 *----------------------------------------------------------------------*/
67 #define CONFIG_CONS_INDEX 1 /* Use UART0 */
68 #define CONFIG_SYS_EXT_SERIAL_CLOCK (1843200 * 6) /* Ext clk @ 11.059 MHz */
70 /*-----------------------------------------------------------------------
72 *----------------------------------------------------------------------*/
74 * Define here the location of the environment variables (FLASH or NVRAM).
75 * Note: DENX encourages to use redundant environment in FLASH. NVRAM is only
76 * supported for backward compatibility.
79 #define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
81 #define CONFIG_ENV_IS_IN_NVRAM 1 /* use NVRAM for environment vars */
85 /*-----------------------------------------------------------------------
88 * NOTE: Upper 8 bytes of NVRAM is where the RTC registers are located.
89 * The DS1743 code assumes this condition (i.e. -- it assumes the base
90 * address for the RTC registers is:
92 * CONFIG_SYS_NVRAM_BASE_ADDR + CONFIG_SYS_NVRAM_SIZE
94 *----------------------------------------------------------------------*/
95 #define CONFIG_SYS_NVRAM_SIZE (0x2000 - 8) /* NVRAM size(8k)- RTC regs */
96 #define CONFIG_RTC_DS174x 1 /* DS1743 RTC */
98 #ifdef CONFIG_ENV_IS_IN_NVRAM
99 #define CONFIG_ENV_SIZE 0x1000 /* Size of Environment vars */
100 #define CONFIG_ENV_ADDR \
101 (CONFIG_SYS_NVRAM_BASE_ADDR+CONFIG_SYS_NVRAM_SIZE-CONFIG_ENV_SIZE)
102 #endif /* CONFIG_ENV_IS_IN_NVRAM */
104 /*-----------------------------------------------------------------------
106 *----------------------------------------------------------------------*/
107 #define CONFIG_SYS_MAX_FLASH_BANKS 3 /* number of banks */
108 #define CONFIG_SYS_MAX_FLASH_SECT 64 /* sectors per device */
110 #undef CONFIG_SYS_FLASH_CHECKSUM
111 #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
112 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
114 #define CONFIG_SYS_FLASH_ADDR0 0x5555
115 #define CONFIG_SYS_FLASH_ADDR1 0x2aaa
116 #define CONFIG_SYS_FLASH_WORD_SIZE unsigned char
118 #ifdef CONFIG_ENV_IS_IN_FLASH
119 #define CONFIG_ENV_SECT_SIZE 0x10000 /* size of one complete sector */
120 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-CONFIG_ENV_SECT_SIZE)
121 #define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
123 /* Address and size of Redundant Environment Sector */
124 #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
125 #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
126 #endif /* CONFIG_ENV_IS_IN_FLASH */
128 /*-----------------------------------------------------------------------
130 *----------------------------------------------------------------------*/
131 #define CONFIG_SPD_EEPROM 1 /* Use SPD EEPROM for setup */
132 #define SPD_EEPROM_ADDRESS {0x53,0x52} /* SPD i2c spd addresses */
133 #define CONFIG_PROG_SDRAM_TLB 1 /* setup SDRAM TLB's dynamically*/
135 /*-----------------------------------------------------------------------
137 *----------------------------------------------------------------------*/
138 #define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
140 #define CONFIG_SYS_I2C_MULTI_EEPROMS
141 #define CONFIG_SYS_I2C_EEPROM_ADDR (0xa8>>1)
142 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
143 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
144 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
147 * Default environment variables
149 #define CONFIG_EXTRA_ENV_SETTINGS \
150 CONFIG_AMCC_DEF_ENV \
151 CONFIG_AMCC_DEF_ENV_PPC \
152 CONFIG_AMCC_DEF_ENV_NOR_UPD \
153 "kernel_addr=fff00000\0" \
154 "ramdisk_addr=fff10000\0" \
157 #define CONFIG_PHY_ADDR 1 /* PHY address, See schematics */
158 #define CONFIG_PHY1_ADDR 2
159 #define CONFIG_PHY2_ADDR 0x10
160 #define CONFIG_PHY3_ADDR 0x18
161 #define CONFIG_HAS_ETH0
162 #define CONFIG_HAS_ETH1
163 #define CONFIG_HAS_ETH2
164 #define CONFIG_HAS_ETH3
165 #define CONFIG_CIS8201_PHY 1 /* Enable 'special' RGMII mode for Cicada phy */
166 #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
167 #define CONFIG_PHY_RESET 1 /* reset phy upon startup */
168 #define CONFIG_PHY_RESET_DELAY 1000
171 * Commands additional to the ones defined in amcc-common.h
173 #define CONFIG_CMD_DATE
174 #define CONFIG_CMD_PCI
175 #define CONFIG_CMD_SDRAM
176 #define CONFIG_CMD_SNTP
178 /*-----------------------------------------------------------------------
180 *-----------------------------------------------------------------------
183 #define CONFIG_PCI /* include pci support */
184 #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
185 #define CONFIG_PCI_PNP /* do pci plug-and-play */
186 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
187 #define CONFIG_SYS_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CONFIG_SYS_PCI_MEMBASE */
189 /* Board-specific PCI */
190 #define CONFIG_SYS_PCI_TARGET_INIT /* let board init pci target */
192 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
193 #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */
195 #endif /* __CONFIG_H */