3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 * See file CREDITS for list of people who contributed to this
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
28 * High Level Configuration Options
31 #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
32 #define CONFIG_MPC5200
33 #define CONFIG_O2DNT 1 /* ... on O2DNT board */
35 #define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
37 #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
38 #define BOOTFLAG_WARM 0x02 /* Software reboot */
40 #define CONFIG_HIGH_BATS 1 /* High BATs supported */
43 * Serial console configuration
45 #define CONFIG_PSC_CONSOLE 5 /* console is on PSC5 */
46 #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
47 #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
51 * 0x40000000 - 0x4fffffff - PCI Memory
52 * 0x50000000 - 0x50ffffff - PCI IO Space
55 #define CONFIG_PCI_PNP 1
56 /* #define CONFIG_PCI_SCAN_SHOW 1 */
57 #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
59 #define CONFIG_PCI_MEM_BUS 0x40000000
60 #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
61 #define CONFIG_PCI_MEM_SIZE 0x10000000
63 #define CONFIG_PCI_IO_BUS 0x50000000
64 #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
65 #define CONFIG_PCI_IO_SIZE 0x01000000
67 #define CFG_XLB_PIPELINING 1
69 #define CONFIG_NET_MULTI 1
70 #define CONFIG_EEPRO100
71 #define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
72 #define CONFIG_NS8382X 1
75 #define CONFIG_MAC_PARTITION
76 #define CONFIG_DOS_PARTITION
77 #define CONFIG_ISO_PARTITION
79 #define CONFIG_TIMESTAMP /* Print image info with timestamp */
85 #define CONFIG_BOOTP_BOOTFILESIZE
86 #define CONFIG_BOOTP_BOOTPATH
87 #define CONFIG_BOOTP_GATEWAY
88 #define CONFIG_BOOTP_HOSTNAME
92 * Command line configuration.
94 #include <config_cmd_default.h>
96 #define CONFIG_CMD_EEPROM
97 #define CONFIG_CMD_FAT
98 #define CONFIG_CMD_I2C
99 #define CONFIG_CMD_NFS
100 #define CONFIG_CMD_MII
101 #define CONFIG_CMD_PING
102 #define CONFIG_CMD_PCI
105 #if (TEXT_BASE == 0xFF000000) /* Boot low with 16 MB Flash */
106 # define CFG_LOWBOOT 1
108 # error "TEXT_BASE must be 0xFF000000"
114 #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
116 #define CONFIG_PREBOOT "echo;" \
117 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
120 #undef CONFIG_BOOTARGS
122 #define CONFIG_EXTRA_ENV_SETTINGS \
124 "nfsargs=setenv bootargs root=/dev/nfs rw " \
125 "nfsroot=${serverip}:${rootpath}\0" \
126 "ramargs=setenv bootargs root=/dev/ram rw\0" \
127 "addip=setenv bootargs ${bootargs} " \
128 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
129 ":${hostname}:${netdev}:off panic=1\0" \
130 "flash_nfs=run nfsargs addip;" \
131 "bootm ${kernel_addr}\0" \
132 "flash_self=run ramargs addip;" \
133 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
134 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
135 "rootpath=/opt/eldk/ppc_82xx\0" \
136 "bootfile=/tftpboot/MPC5200/uImage\0" \
139 #define CONFIG_BOOTCOMMAND "run flash_self"
141 #if defined(CONFIG_MPC5200)
143 * IPB Bus clocking configuration.
145 #define CFG_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
147 #if defined(CFG_IPBCLK_EQUALS_XLBCLK)
149 * PCI Bus clocking configuration
151 * Actually a PCI Clock of 66 MHz is only set (in cpu_init.c) if
152 * CFG_IPBCLK_EQUALS_XLBCLK is defined. This is because a PCI Clock
153 * of 66 MHz yet hasn't been tested with a IPB Bus Clock of 66 MHz.
155 #define CFG_PCICLK_EQUALS_IPBCLK_DIV2 /* define for 66MHz speed */
162 #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
163 #define CFG_I2C_MODULE 1 /* Select I2C module #1 or #2 */
165 #define CFG_I2C_SPEED 100000 /* 100 kHz */
166 #define CFG_I2C_SLAVE 0x7F
169 * EEPROM configuration:
171 * O2DNT board is equiped with Ramtron FRAM device FM24CL16
172 * 16 Kib Ferroelectric Nonvolatile serial RAM memory
173 * organized as 2048 x 8 bits and addressable as eight I2C devices
174 * 0x50 ... 0x57 each 256 bytes in size
178 #define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x */
179 #define CFG_I2C_EEPROM_ADDR_LEN 1
180 #define CFG_EEPROM_PAGE_WRITE_BITS 3
182 * There is no write delay with FRAM, write operations are performed at bus
183 * speed. Thus, no status polling or write delay is needed.
185 /*#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 70*/
189 * Flash configuration
191 #define CFG_FLASH_BASE 0xFF000000
192 #define CFG_FLASH_SIZE 0x01000000
193 #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00040000)
195 #define CFG_MAX_FLASH_BANKS 1 /* max num of memory banks */
196 #define CFG_MAX_FLASH_SECT 128 /* max num of sects on one chip */
198 #define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
199 #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
200 #define CFG_FLASH_UNLOCK_TOUT 10000 /* Timeout for Flash Clear Lock Bits (in ms) */
201 #define CFG_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
204 * Environment settings
206 #define CFG_ENV_IS_IN_FLASH 1
207 #define CFG_ENV_SIZE 0x20000
208 #define CFG_ENV_SECT_SIZE 0x20000
209 #define CONFIG_ENV_OVERWRITE 1
214 #define CFG_MBAR 0xF0000000
215 #define CFG_SDRAM_BASE 0x00000000
216 #define CFG_DEFAULT_MBAR 0x80000000
218 /* Use SRAM until RAM will be available */
219 #define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
220 #define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE /* End of used area in DPRAM */
223 #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
224 #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
225 #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
227 #define CFG_MONITOR_BASE TEXT_BASE
228 #define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
229 #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
230 #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
233 * Ethernet configuration
235 #define CONFIG_MPC5xxx_FEC 1
237 * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
239 /* #define CONFIG_FEC_10MBIT 1 */
240 #define CONFIG_PHY_ADDR 0x00
245 /*#define CFG_GPS_PORT_CONFIG 0x10002004 */
246 #define CFG_GPS_PORT_CONFIG 0x00002006 /* no CAN */
249 * Miscellaneous configurable options
251 #define CFG_LONGHELP /* undef to save memory */
252 #define CFG_PROMPT "=> " /* Monitor Command Prompt */
254 #if defined(CONFIG_CMD_KGDB)
255 #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
257 #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
259 #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
260 #define CFG_MAXARGS 16 /* max number of command args */
261 #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
263 #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
264 #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
266 #define CFG_LOAD_ADDR 0x100000 /* default load address */
268 #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
270 #define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
271 #if defined(CONFIG_CMD_KGDB)
272 # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
276 * Various low-level settings
278 #if defined(CONFIG_MPC5200)
279 #define CFG_HID0_INIT HID0_ICE | HID0_ICFI
280 #define CFG_HID0_FINAL HID0_ICE
282 #define CFG_HID0_INIT 0
283 #define CFG_HID0_FINAL 0
286 #define CFG_BOOTCS_START CFG_FLASH_BASE
287 #define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
289 #ifdef CFG_PCICLK_EQUALS_IPBCLK_DIV2
291 * For 66 MHz PCI clock additional Wait State is needed for CS0 (flash).
293 #define CFG_BOOTCS_CFG 0x00057801 /* for pci_clk = 66 MHz */
295 #define CFG_BOOTCS_CFG 0x00047801 /* for pci_clk = 33 MHz */
298 #define CFG_CS0_START CFG_FLASH_BASE
299 #define CFG_CS0_SIZE CFG_FLASH_SIZE
301 #define CFG_CS_BURST 0x00000000
302 #define CFG_CS_DEADCYCLE 0x33333333
304 #define CFG_RESET_ADDRESS 0xff000000
306 #endif /* __CONFIG_H */