2 * Copyright (C) 2012 Freescale Semiconductor, Inc.
4 * Configuration settings for the Freescale i.MX6Q SabreAuto board.
6 * SPDX-License-Identifier: GPL-2.0+
9 #ifndef __MX6QSABREAUTO_CONFIG_H
10 #define __MX6QSABREAUTO_CONFIG_H
12 #define CONFIG_MACH_TYPE 3529
13 #define CONFIG_MXC_UART_BASE UART4_BASE
14 #define CONFIG_CONSOLE_DEV "ttymxc3"
15 #if defined CONFIG_MX6Q
16 #define CONFIG_DEFAULT_FDT_FILE "imx6q-sabreauto.dtb"
17 #elif defined CONFIG_MX6DL
18 #define CONFIG_DEFAULT_FDT_FILE "imx6dl-sabreauto.dtb"
20 #define CONFIG_MMCROOT "/dev/mmcblk0p2"
21 #define PHYS_SDRAM_SIZE (2u * 1024 * 1024 * 1024)
24 #define CONFIG_CMD_USB
25 #define CONFIG_USB_EHCI
26 #define CONFIG_USB_EHCI_MX6
27 #define CONFIG_USB_STORAGE
28 #define CONFIG_USB_HOST_ETHER
29 #define CONFIG_USB_ETHER_ASIX
30 #define CONFIG_USB_MAX_CONTROLLER_COUNT 2
31 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET /* For OTG port */
32 #define CONFIG_MXC_USB_PORTSC (PORT_PTS_UTMI | PORT_PTS_PTW)
33 #define CONFIG_MXC_USB_FLAGS 0
35 #define CONFIG_PCA953X
36 #define CONFIG_SYS_I2C_PCA953X_WIDTH { {0x30, 8}, {0x32, 8}, {0x34, 8} }
38 #include "mx6sabre_common.h"
40 #define CONFIG_SYS_FSL_USDHC_NUM 2
41 #if defined(CONFIG_ENV_IS_IN_MMC)
42 #define CONFIG_SYS_MMC_ENV_DEV 0
46 #define CONFIG_CMD_I2C
47 #define CONFIG_SYS_I2C
48 #define CONFIG_SYS_I2C_MXC
49 #define CONFIG_SYS_I2C_SPEED 100000
51 /* NAND flash command */
52 #define CONFIG_CMD_NAND
53 #define CONFIG_CMD_NAND_TRIMFFS
56 #define CONFIG_NAND_MXS
57 #define CONFIG_SYS_MAX_NAND_DEVICE 1
58 #define CONFIG_SYS_NAND_BASE 0x40000000
59 #define CONFIG_SYS_NAND_5_ADDR_CYCLE
60 #define CONFIG_SYS_NAND_ONFI_DETECTION
62 /* DMA stuff, needed for GPMI/MXS NAND support */
63 #define CONFIG_APBH_DMA
64 #define CONFIG_APBH_DMA_BURST
65 #define CONFIG_APBH_DMA_BURST8
67 #endif /* __MX6QSABREAUTO_CONFIG_H */