2 * Copyright (C) 2011 Freescale Semiconductor, Inc.
4 * Configuration settings for the MX53SMD Freescale board.
6 * SPDX-License-Identifier: GPL-2.0+
14 #define CONFIG_DISPLAY_CPUINFO
15 #define CONFIG_DISPLAY_BOARDINFO
17 #define CONFIG_MACH_TYPE MACH_TYPE_MX53_SMD
19 #include <asm/arch/imx-regs.h>
21 #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
22 #define CONFIG_SETUP_MEMORY_TAGS
23 #define CONFIG_INITRD_TAG
24 #define CONFIG_REVISION_TAG
26 #define CONFIG_SYS_FSL_CLK
28 /* Size of malloc() pool */
29 #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 2 * 1024 * 1024)
31 #define CONFIG_BOARD_EARLY_INIT_F
32 #define CONFIG_MXC_GPIO
34 #define CONFIG_MXC_UART
35 #define CONFIG_MXC_UART_BASE UART1_BASE
38 #define CONFIG_SYS_I2C
39 #define CONFIG_SYS_I2C_MXC
40 #define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
41 #define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
42 #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
45 #define CONFIG_FSL_ESDHC
46 #define CONFIG_SYS_FSL_ESDHC_ADDR 0
47 #define CONFIG_SYS_FSL_ESDHC_NUM 1
50 #define CONFIG_GENERIC_MMC
51 #define CONFIG_DOS_PARTITION
54 #define CONFIG_HAS_ETH1
57 #define CONFIG_FEC_MXC
58 #define IMX_FEC_BASE FEC_BASE_ADDR
59 #define CONFIG_FEC_MXC_PHYADDR 0x1F
61 /* allow to overwrite serial and ethaddr */
62 #define CONFIG_ENV_OVERWRITE
63 #define CONFIG_CONS_INDEX 1
64 #define CONFIG_BAUDRATE 115200
66 /* Command definition */
68 #define CONFIG_ETHPRIME "FEC0"
70 #define CONFIG_LOADADDR 0x70800000 /* loadaddr env var */
71 #define CONFIG_SYS_TEXT_BASE 0x77800000
73 #define CONFIG_EXTRA_ENV_SETTINGS \
78 "mmcroot=/dev/mmcblk0p3 rw\0" \
79 "mmcrootfstype=ext3 rootwait\0" \
80 "mmcargs=setenv bootargs console=ttymxc0,${baudrate} " \
82 "rootfstype=${mmcrootfstype}\0" \
84 "fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${script};\0" \
85 "bootscript=echo Running bootscript from mmc ...; " \
87 "loaduimage=fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${uimage}\0" \
88 "mmcboot=echo Booting from mmc ...; " \
91 "netargs=setenv bootargs console=ttymxc0,${baudrate} " \
93 "ip=dhcp nfsroot=${serverip}:${nfsroot},v3,tcp\0" \
94 "netboot=echo Booting from net ...; " \
96 "dhcp ${uimage}; bootm\0" \
98 #define CONFIG_BOOTCOMMAND \
99 "mmc dev ${mmcdev}; if mmc rescan; then " \
100 "if run loadbootscript; then " \
103 "if run loaduimage; then " \
105 "else run netboot; " \
108 "else run netboot; fi"
109 #define CONFIG_ARP_TIMEOUT 200UL
111 /* Miscellaneous configurable options */
112 #define CONFIG_SYS_LONGHELP /* undef to save memory */
113 #define CONFIG_AUTO_COMPLETE
114 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
116 /* Print Buffer Size */
117 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
118 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
119 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
121 #define CONFIG_SYS_MEMTEST_START 0x70000000
122 #define CONFIG_SYS_MEMTEST_END 0x70010000
124 #define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
126 #define CONFIG_CMDLINE_EDITING
128 /* Physical Memory Map */
129 #define CONFIG_NR_DRAM_BANKS 2
130 #define PHYS_SDRAM_1 CSD0_BASE_ADDR
131 #define PHYS_SDRAM_1_SIZE (512 * 1024 * 1024)
132 #define PHYS_SDRAM_2 CSD1_BASE_ADDR
133 #define PHYS_SDRAM_2_SIZE (512 * 1024 * 1024)
134 #define PHYS_SDRAM_SIZE (PHYS_SDRAM_1_SIZE + PHYS_SDRAM_2_SIZE)
136 #define CONFIG_SYS_SDRAM_BASE (PHYS_SDRAM_1)
137 #define CONFIG_SYS_INIT_RAM_ADDR (IRAM_BASE_ADDR)
138 #define CONFIG_SYS_INIT_RAM_SIZE (IRAM_SIZE)
140 #define CONFIG_SYS_INIT_SP_OFFSET \
141 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
142 #define CONFIG_SYS_INIT_SP_ADDR \
143 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
145 /* FLASH and environment organization */
146 #define CONFIG_SYS_NO_FLASH
148 #define CONFIG_ENV_OFFSET (6 * 64 * 1024)
149 #define CONFIG_ENV_SIZE (8 * 1024)
150 #define CONFIG_ENV_IS_IN_MMC
151 #define CONFIG_SYS_MMC_ENV_DEV 0
153 #endif /* __CONFIG_H */