2 * Copyright (C) 2011 Freescale Semiconductor, Inc.
3 * Jason Liu <r64343@freescale.com>
5 * Configuration settings for Freescale MX53 low cost board.
7 * SPDX-License-Identifier: GPL-2.0+
15 #define CONFIG_DISPLAY_BOARDINFO
17 #define CONFIG_MACH_TYPE MACH_TYPE_MX53_LOCO
19 #include <asm/arch/imx-regs.h>
21 #define CONFIG_CMDLINE_TAG
22 #define CONFIG_SETUP_MEMORY_TAGS
23 #define CONFIG_INITRD_TAG
25 #define CONFIG_SYS_FSL_CLK
27 /* Size of malloc() pool */
28 #define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
30 #define CONFIG_BOARD_EARLY_INIT_F
31 #define CONFIG_BOARD_LATE_INIT
32 #define CONFIG_MXC_GPIO
33 #define CONFIG_REVISION_TAG
35 #define CONFIG_MXC_UART
36 #define CONFIG_MXC_UART_BASE UART1_BASE
39 #define CONFIG_FSL_ESDHC
40 #define CONFIG_SYS_FSL_ESDHC_ADDR 0
41 #define CONFIG_SYS_FSL_ESDHC_NUM 2
44 #define CONFIG_GENERIC_MMC
45 #define CONFIG_DOS_PARTITION
50 #define CONFIG_FEC_MXC
51 #define IMX_FEC_BASE FEC_BASE_ADDR
52 #define CONFIG_FEC_MXC_PHYADDR 0x1F
55 #define CONFIG_USB_EHCI
56 #define CONFIG_USB_EHCI_MX5
57 #define CONFIG_USB_STORAGE
58 #define CONFIG_USB_HOST_ETHER
59 #define CONFIG_USB_ETHER_ASIX
60 #define CONFIG_USB_ETHER_MCS7830
61 #define CONFIG_USB_ETHER_SMSC95XX
62 #define CONFIG_MXC_USB_PORT 1
63 #define CONFIG_MXC_USB_PORTSC (PORT_PTS_UTMI | PORT_PTS_PTW)
64 #define CONFIG_MXC_USB_FLAGS 0
67 #define CONFIG_SYS_I2C
68 #define CONFIG_SYS_I2C_MXC
69 #define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
70 #define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
71 #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
75 #define CONFIG_POWER_I2C
76 #define CONFIG_DIALOG_POWER
77 #define CONFIG_POWER_FSL
78 #define CONFIG_POWER_FSL_MC13892
79 #define CONFIG_SYS_DIALOG_PMIC_I2C_ADDR 0x48
80 #define CONFIG_SYS_FSL_PMIC_I2C_ADDR 0x8
82 /* allow to overwrite serial and ethaddr */
83 #define CONFIG_ENV_OVERWRITE
84 #define CONFIG_CONS_INDEX 1
85 #define CONFIG_BAUDRATE 115200
87 /* Command definition */
88 #define CONFIG_SUPPORT_RAW_INITRD
90 #define CONFIG_BOOTDELAY 1
92 #define CONFIG_ETHPRIME "FEC0"
94 #define CONFIG_LOADADDR 0x72000000 /* loadaddr env var */
95 #define CONFIG_SYS_TEXT_BASE 0x77800000
97 #define CONFIG_EXTRA_ENV_SETTINGS \
100 "fdt_addr=0x71000000\0" \
105 "mmcroot=/dev/mmcblk0p2 rw rootwait\0" \
106 "mmcargs=setenv bootargs console=ttymxc0,${baudrate} root=${mmcroot}\0" \
108 "load mmc ${mmcdev}:${mmcpart} ${loadaddr} ${script};\0" \
109 "bootscript=echo Running bootscript from mmc ...; " \
111 "loadimage=load mmc ${mmcdev}:${mmcpart} ${loadaddr} ${image}\0" \
112 "loadfdt=load mmc ${mmcdev}:${mmcpart} ${fdt_addr} ${fdt_file}\0" \
113 "mmcboot=echo Booting from mmc ...; " \
115 "if test ${boot_fdt} = yes || test ${boot_fdt} = try; then " \
116 "if run loadfdt; then " \
117 "bootz ${loadaddr} - ${fdt_addr}; " \
119 "if test ${boot_fdt} = try; then " \
122 "echo WARN: Cannot load the DT; " \
128 "netargs=setenv bootargs console=ttymxc0,${baudrate} " \
130 "ip=dhcp nfsroot=${serverip}:${nfsroot},v3,tcp\0" \
131 "netboot=echo Booting from net ...; " \
133 "if test ${ip_dyn} = yes; then " \
134 "setenv get_cmd dhcp; " \
136 "setenv get_cmd tftp; " \
138 "${get_cmd} ${image}; " \
139 "if test ${boot_fdt} = yes || test ${boot_fdt} = try; then " \
140 "if ${get_cmd} ${fdt_addr} ${fdt_file}; then " \
141 "bootz ${loadaddr} - ${fdt_addr}; " \
143 "if test ${boot_fdt} = try; then " \
146 "echo ERROR: Cannot load the DT; " \
154 #define CONFIG_BOOTCOMMAND \
155 "mmc dev ${mmcdev}; if mmc rescan; then " \
156 "if run loadbootscript; then " \
159 "if run loadimage; then " \
161 "else run netboot; " \
164 "else run netboot; fi"
166 #define CONFIG_ARP_TIMEOUT 200UL
168 /* Miscellaneous configurable options */
169 #define CONFIG_SYS_LONGHELP /* undef to save memory */
170 #define CONFIG_AUTO_COMPLETE
171 #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
173 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
174 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
176 #define CONFIG_SYS_MEMTEST_START 0x70000000
177 #define CONFIG_SYS_MEMTEST_END 0x70010000
179 #define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
181 #define CONFIG_CMDLINE_EDITING
183 /* Physical Memory Map */
184 #define CONFIG_NR_DRAM_BANKS 2
185 #define PHYS_SDRAM_1 CSD0_BASE_ADDR
186 #define PHYS_SDRAM_1_SIZE (gd->bd->bi_dram[0].size)
187 #define PHYS_SDRAM_2 CSD1_BASE_ADDR
188 #define PHYS_SDRAM_2_SIZE (gd->bd->bi_dram[1].size)
189 #define PHYS_SDRAM_SIZE (gd->ram_size)
191 #define CONFIG_SYS_SDRAM_BASE (PHYS_SDRAM_1)
192 #define CONFIG_SYS_INIT_RAM_ADDR (IRAM_BASE_ADDR)
193 #define CONFIG_SYS_INIT_RAM_SIZE (IRAM_SIZE)
195 #define CONFIG_SYS_INIT_SP_OFFSET \
196 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
197 #define CONFIG_SYS_INIT_SP_ADDR \
198 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
200 /* FLASH and environment organization */
201 #define CONFIG_SYS_NO_FLASH
203 #define CONFIG_ENV_OFFSET (6 * 64 * 1024)
204 #define CONFIG_ENV_SIZE (8 * 1024)
205 #define CONFIG_ENV_IS_IN_MMC
206 #define CONFIG_SYS_MMC_ENV_DEV 0
208 #define CONFIG_CMD_SATA
209 #ifdef CONFIG_CMD_SATA
210 #define CONFIG_DWC_AHSATA
211 #define CONFIG_SYS_SATA_MAX_DEVICE 1
212 #define CONFIG_DWC_AHSATA_PORT_ID 0
213 #define CONFIG_DWC_AHSATA_BASE_ADDR SATA_BASE_ADDR
215 #define CONFIG_LIBATA
218 /* Framebuffer and LCD */
219 #define CONFIG_PREBOOT
221 #define CONFIG_VIDEO_IPUV3
222 #define CONFIG_CFB_CONSOLE
223 #define CONFIG_VGA_AS_SINGLE_DEVICE
224 #define CONFIG_SYS_CONSOLE_IS_IN_ENV
225 #define CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE
226 #define CONFIG_VIDEO_BMP_RLE8
227 #define CONFIG_SPLASH_SCREEN
228 #define CONFIG_BMP_16BPP
229 #define CONFIG_VIDEO_LOGO
230 #define CONFIG_IPUV3_CLK 200000000
232 #endif /* __CONFIG_H */