2 * Copyright (C) 2010 Freescale Semiconductor, Inc.
4 * Configuration settings for the MX53-EVK Freescale board.
6 * SPDX-License-Identifier: GPL-2.0+
12 #define CONFIG_MACH_TYPE MACH_TYPE_MX53_EVK
14 #include <asm/arch/imx-regs.h>
16 #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
17 #define CONFIG_SETUP_MEMORY_TAGS
18 #define CONFIG_INITRD_TAG
19 #define CONFIG_REVISION_TAG
21 #define CONFIG_SYS_FSL_CLK
23 /* Size of malloc() pool */
24 #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 2 * 1024 * 1024)
26 #define CONFIG_MXC_GPIO
28 #define CONFIG_MXC_UART
29 #define CONFIG_MXC_UART_BASE UART1_BASE
32 #define CONFIG_SYS_I2C
33 #define CONFIG_SYS_I2C_MXC
34 #define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
35 #define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
36 #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
40 #define CONFIG_POWER_I2C
41 #define CONFIG_POWER_FSL
42 #define CONFIG_SYS_FSL_PMIC_I2C_ADDR 8
43 #define CONFIG_POWER_FSL_MC13892
44 #define CONFIG_RTC_MC13XXX
47 #define CONFIG_FSL_ESDHC
48 #define CONFIG_SYS_FSL_ESDHC_ADDR 0
49 #define CONFIG_SYS_FSL_ESDHC_NUM 2
54 #define CONFIG_FEC_MXC
55 #define IMX_FEC_BASE FEC_BASE_ADDR
56 #define CONFIG_FEC_MXC_PHYADDR 0x1F
58 /* allow to overwrite serial and ethaddr */
59 #define CONFIG_ENV_OVERWRITE
60 #define CONFIG_CONS_INDEX 1
62 /* Command definition */
64 #define CONFIG_ETHPRIME "FEC0"
66 #define CONFIG_LOADADDR 0x70800000 /* loadaddr env var */
67 #define CONFIG_SYS_TEXT_BASE 0x77800000
69 #define CONFIG_EXTRA_ENV_SETTINGS \
74 "mmcroot=/dev/mmcblk0p3 rw\0" \
75 "mmcrootfstype=ext3 rootwait\0" \
76 "mmcargs=setenv bootargs console=ttymxc0,${baudrate} " \
78 "rootfstype=${mmcrootfstype}\0" \
80 "fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${script};\0" \
81 "bootscript=echo Running bootscript from mmc ...; " \
83 "loaduimage=fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${uimage}\0" \
84 "mmcboot=echo Booting from mmc ...; " \
87 "netargs=setenv bootargs console=ttymxc0,${baudrate} " \
89 "ip=dhcp nfsroot=${serverip}:${nfsroot},v3,tcp\0" \
90 "netboot=echo Booting from net ...; " \
92 "dhcp ${uimage}; bootm\0" \
94 #define CONFIG_BOOTCOMMAND \
95 "mmc dev ${mmcdev}; if mmc rescan; then " \
96 "if run loadbootscript; then " \
99 "if run loaduimage; then " \
101 "else run netboot; " \
104 "else run netboot; fi"
106 #define CONFIG_ARP_TIMEOUT 200UL
108 /* Miscellaneous configurable options */
109 #define CONFIG_SYS_LONGHELP /* undef to save memory */
110 #define CONFIG_AUTO_COMPLETE
111 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
113 /* Print Buffer Size */
114 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
115 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
116 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
118 #define CONFIG_SYS_MEMTEST_START 0x70000000
119 #define CONFIG_SYS_MEMTEST_END 0x70010000
121 #define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
123 #define CONFIG_CMDLINE_EDITING
125 /* Physical Memory Map */
126 #define CONFIG_NR_DRAM_BANKS 1
127 #define PHYS_SDRAM_1 CSD0_BASE_ADDR
128 #define PHYS_SDRAM_1_SIZE (512 * 1024 * 1024)
130 #define CONFIG_SYS_SDRAM_BASE (PHYS_SDRAM_1)
131 #define CONFIG_SYS_INIT_RAM_ADDR (IRAM_BASE_ADDR)
132 #define CONFIG_SYS_INIT_RAM_SIZE (IRAM_SIZE)
134 #define CONFIG_SYS_INIT_SP_OFFSET \
135 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
136 #define CONFIG_SYS_INIT_SP_ADDR \
137 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
139 /* environment organization */
140 #define CONFIG_ENV_OFFSET (6 * 64 * 1024)
141 #define CONFIG_ENV_SIZE (8 * 1024)
142 #define CONFIG_SYS_MMC_ENV_DEV 0
144 #endif /* __CONFIG_H */