2 * Copyright (C) 2010 Freescale Semiconductor, Inc.
4 * Configuration settings for the MX53-EVK Freescale board.
6 * SPDX-License-Identifier: GPL-2.0+
14 #define CONFIG_MACH_TYPE MACH_TYPE_MX53_EVK
16 #include <asm/arch/imx-regs.h>
18 #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
19 #define CONFIG_SETUP_MEMORY_TAGS
20 #define CONFIG_INITRD_TAG
21 #define CONFIG_REVISION_TAG
23 #define CONFIG_SYS_FSL_CLK
25 /* Size of malloc() pool */
26 #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 2 * 1024 * 1024)
28 #define CONFIG_BOARD_EARLY_INIT_F
29 #define CONFIG_BOARD_LATE_INIT
30 #define CONFIG_MXC_GPIO
32 #define CONFIG_MXC_UART
33 #define CONFIG_MXC_UART_BASE UART1_BASE
36 #define CONFIG_SYS_I2C
37 #define CONFIG_SYS_I2C_MXC
38 #define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
39 #define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
40 #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
44 #define CONFIG_POWER_I2C
45 #define CONFIG_POWER_FSL
46 #define CONFIG_SYS_FSL_PMIC_I2C_ADDR 8
47 #define CONFIG_POWER_FSL_MC13892
48 #define CONFIG_RTC_MC13XXX
51 #define CONFIG_FSL_ESDHC
52 #define CONFIG_SYS_FSL_ESDHC_ADDR 0
53 #define CONFIG_SYS_FSL_ESDHC_NUM 2
56 #define CONFIG_GENERIC_MMC
57 #define CONFIG_DOS_PARTITION
62 #define CONFIG_FEC_MXC
63 #define IMX_FEC_BASE FEC_BASE_ADDR
64 #define CONFIG_FEC_MXC_PHYADDR 0x1F
66 #define CONFIG_CMD_DATE
68 /* Miscellaneous commands */
69 #define CONFIG_CMD_BMODE
71 /* allow to overwrite serial and ethaddr */
72 #define CONFIG_ENV_OVERWRITE
73 #define CONFIG_CONS_INDEX 1
74 #define CONFIG_BAUDRATE 115200
76 /* Command definition */
78 #define CONFIG_ETHPRIME "FEC0"
80 #define CONFIG_LOADADDR 0x70800000 /* loadaddr env var */
81 #define CONFIG_SYS_TEXT_BASE 0x77800000
83 #define CONFIG_EXTRA_ENV_SETTINGS \
88 "mmcroot=/dev/mmcblk0p3 rw\0" \
89 "mmcrootfstype=ext3 rootwait\0" \
90 "mmcargs=setenv bootargs console=ttymxc0,${baudrate} " \
92 "rootfstype=${mmcrootfstype}\0" \
94 "fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${script};\0" \
95 "bootscript=echo Running bootscript from mmc ...; " \
97 "loaduimage=fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${uimage}\0" \
98 "mmcboot=echo Booting from mmc ...; " \
101 "netargs=setenv bootargs console=ttymxc0,${baudrate} " \
103 "ip=dhcp nfsroot=${serverip}:${nfsroot},v3,tcp\0" \
104 "netboot=echo Booting from net ...; " \
106 "dhcp ${uimage}; bootm\0" \
108 #define CONFIG_BOOTCOMMAND \
109 "mmc dev ${mmcdev}; if mmc rescan; then " \
110 "if run loadbootscript; then " \
113 "if run loaduimage; then " \
115 "else run netboot; " \
118 "else run netboot; fi"
120 #define CONFIG_ARP_TIMEOUT 200UL
122 /* Miscellaneous configurable options */
123 #define CONFIG_SYS_LONGHELP /* undef to save memory */
124 #define CONFIG_AUTO_COMPLETE
125 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
127 /* Print Buffer Size */
128 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
129 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
130 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
132 #define CONFIG_SYS_MEMTEST_START 0x70000000
133 #define CONFIG_SYS_MEMTEST_END 0x70010000
135 #define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
137 #define CONFIG_CMDLINE_EDITING
139 /* Physical Memory Map */
140 #define CONFIG_NR_DRAM_BANKS 1
141 #define PHYS_SDRAM_1 CSD0_BASE_ADDR
142 #define PHYS_SDRAM_1_SIZE (512 * 1024 * 1024)
144 #define CONFIG_SYS_SDRAM_BASE (PHYS_SDRAM_1)
145 #define CONFIG_SYS_INIT_RAM_ADDR (IRAM_BASE_ADDR)
146 #define CONFIG_SYS_INIT_RAM_SIZE (IRAM_SIZE)
148 #define CONFIG_SYS_INIT_SP_OFFSET \
149 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
150 #define CONFIG_SYS_INIT_SP_ADDR \
151 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
153 /* FLASH and environment organization */
154 #define CONFIG_SYS_NO_FLASH
156 #define CONFIG_ENV_OFFSET (6 * 64 * 1024)
157 #define CONFIG_ENV_SIZE (8 * 1024)
158 #define CONFIG_ENV_IS_IN_MMC
159 #define CONFIG_SYS_MMC_ENV_DEV 0
161 #endif /* __CONFIG_H */