1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright (C) 2009-2010 Freescale Semiconductor, Inc.
4 * Copyright (C) 2010 Ilya Yanok, Emcraft Systems, yanok@emcraft.com
12 * High Level Configuration Options
14 #define CONFIG_E300 1 /* E300 family */
15 #define CONFIG_MPC830x 1 /* MPC830x family */
16 #define CONFIG_MPC8308 1 /* MPC8308 CPU specific */
29 #define CONFIG_83XX_CLKIN 33333333 /* in Hz */
30 #define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
33 * Hardware Reset Configuration Word
34 * if CLKIN is 66.66MHz, then
35 * CSB = 133MHz, DDRC = 266MHz, LBC = 133MHz
36 * We choose the A type silicon as default, so the core is 400Mhz.
38 #define CONFIG_SYS_HRCW_LOW (\
39 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
40 HRCWL_DDR_TO_SCB_CLK_2X1 |\
42 HRCWL_CSB_TO_CLKIN_4X1 |\
43 HRCWL_CORE_TO_CSB_3X1)
45 * There are neither HRCWH_PCI_HOST nor HRCWH_PCI1_ARBITER_ENABLE bits
46 * in 8308's HRCWH according to the manual, but original Freescale's
47 * code has them and I've expirienced some problems using the board
48 * with BDI3000 attached when I've tried to set these bits to zero
49 * (UART doesn't work after the 'reset run' command).
51 #define CONFIG_SYS_HRCW_HIGH (\
53 HRCWH_PCI1_ARBITER_ENABLE |\
55 HRCWH_FROM_0X00000100 |\
56 HRCWH_BOOTSEQ_DISABLE |\
57 HRCWH_SW_WATCHDOG_DISABLE |\
58 HRCWH_ROM_LOC_LOCAL_16BIT |\
59 HRCWH_RL_EXT_LEGACY |\
60 HRCWH_TSEC1M_IN_MII |\
61 HRCWH_TSEC2M_IN_MII |\
67 #define CONFIG_SYS_SICRH (\
72 SICRH_GPIO_B_TSEC2_TX_CLK |\
73 SICRH_IEEE1588_A_GPIO |\
76 SICRH_IEEE1588_B_GPIO |\
81 SICRH_TSOBI2_V3P3) /* 0xf577d100 */
82 #define CONFIG_SYS_SICRL (\
87 SICRL_ETSEC1_TX_CLK) /* 0x00000000 */
89 #define CONFIG_SYS_GPIO1_PRELIM
90 /* GPIO Default input/output settings */
91 #define CONFIG_SYS_GPIO1_DIR 0x7AAF8C00
93 * Default GPIO values:
94 * LED#1 enabled; WLAN enabled; Both COM LED on (orange)
96 #define CONFIG_SYS_GPIO1_DAT 0x08008C00
101 #define CONFIG_SYS_IMMR 0xE0000000
106 #define CONFIG_FSL_SERDES
107 #define CONFIG_FSL_SERDES1 0xe3000
112 #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */
113 #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */
114 #define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC emergency priority is highest */
119 #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
120 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
121 #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
122 #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
123 #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
130 * Manually set up DDR parameters
131 * consist of two chips HY5PS12621BFP-C4 from HYNIX
134 #define CONFIG_SYS_DDR_SIZE 128 /* MB */
136 #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007
137 #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
138 | CSCONFIG_ODT_RD_NEVER \
139 | CSCONFIG_ODT_WR_ONLY_CURRENT \
140 | CSCONFIG_ROW_BIT_13 \
141 | CSCONFIG_COL_BIT_10)
143 #define CONFIG_SYS_DDR_TIMING_3 0x00000000
144 #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
145 | (0 << TIMING_CFG0_WRT_SHIFT) \
146 | (0 << TIMING_CFG0_RRT_SHIFT) \
147 | (0 << TIMING_CFG0_WWT_SHIFT) \
148 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
149 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
150 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
151 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
153 #define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \
154 | (7 << TIMING_CFG1_ACTTOPRE_SHIFT) \
155 | (2 << TIMING_CFG1_ACTTORW_SHIFT) \
156 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
157 | (6 << TIMING_CFG1_REFREC_SHIFT) \
158 | (2 << TIMING_CFG1_WRREC_SHIFT) \
159 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
160 | (2 << TIMING_CFG1_WRTORD_SHIFT))
162 #define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
163 | (4 << TIMING_CFG2_CPO_SHIFT) \
164 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
165 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
166 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
167 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
168 | (5 << TIMING_CFG2_FOUR_ACT_SHIFT))
170 #define CONFIG_SYS_DDR_INTERVAL ((0x0360 << SDRAM_INTERVAL_REFINT_SHIFT) \
171 | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
173 #define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
174 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
178 #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 /* 1 posted refresh */
179 #define CONFIG_SYS_DDR_MODE ((0x0448 << SDRAM_MODE_ESD_SHIFT) \
180 | (0x0232 << SDRAM_MODE_SD_SHIFT))
181 /* ODT 150ohm CL=3, AL=1 on SDRAM */
182 #define CONFIG_SYS_DDR_MODE2 0x00000000
187 #define CONFIG_SYS_MEMTEST_START 0x00001000 /* memtest region */
188 #define CONFIG_SYS_MEMTEST_END 0x07f00000
191 * The reserved memory
193 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
195 #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
196 #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
199 * Initial RAM Base Address Setup
201 #define CONFIG_SYS_INIT_RAM_LOCK 1
202 #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
203 #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
204 #define CONFIG_SYS_GBL_DATA_OFFSET \
205 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
208 * Local Bus Configuration & Clock Setup
210 #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
211 #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2
212 #define CONFIG_SYS_LBC_LBCR 0x00040000
215 * FLASH on the Local Bus
217 #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
219 #define CONFIG_SYS_FLASH_BASE 0xFC000000 /* FLASH base address */
220 #define CONFIG_SYS_FLASH_SIZE 64 /* FLASH size is 64M */
222 /* Window base at flash base */
223 #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
224 #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_64MB)
226 #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
227 | BR_PS_16 /* 16 bit port */ \
228 | BR_MS_GPCM /* MSEL = GPCM */ \
230 #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
239 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
240 #define CONFIG_SYS_MAX_FLASH_SECT 512
242 /* Flash Erase Timeout (ms) */
243 #define CONFIG_SYS_FLASH_ERASE_TOUT (1000 * 1024)
244 /* Flash Write Timeout (ms) */
245 #define CONFIG_SYS_FLASH_WRITE_TOUT (500 * 1024)
248 * SJA1000 CAN controller on Local Bus
250 #define CONFIG_SYS_SJA1000_BASE 0xFBFF0000
251 #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_SJA1000_BASE \
252 | BR_PS_8 /* 8 bit port size */ \
253 | BR_MS_GPCM /* MSEL = GPCM */ \
255 #define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB \
260 #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_SJA1000_BASE
261 #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
266 #define CONFIG_SYS_CPLD_BASE 0xFBFF8000
267 #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_CPLD_BASE \
268 | BR_PS_8 /* 8 bit port */ \
269 | BR_MS_GPCM /* MSEL = GPCM */ \
271 #define CONFIG_SYS_OR2_PRELIM (OR_AM_32KB \
276 #define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_CPLD_BASE
277 #define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
282 #undef CONFIG_SERIAL_SOFTWARE_FIFO
283 #define CONFIG_SYS_NS16550_SERIAL
284 #define CONFIG_SYS_NS16550_REG_SIZE 1
285 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
287 #define CONFIG_SYS_BAUDRATE_TABLE \
288 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
290 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
291 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
294 #define CONFIG_SYS_I2C
295 #define CONFIG_SYS_I2C_FSL
296 #define CONFIG_SYS_FSL_I2C_SPEED 400000
297 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
298 #define CONFIG_SYS_FSL_I2C2_SPEED 400000
299 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
300 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
301 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
305 * Addresses are mapped 1-1.
307 #define CONFIG_SYS_PCIE1_BASE 0xA0000000
308 #define CONFIG_SYS_PCIE1_MEM_BASE 0xA0000000
309 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xA0000000
310 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
311 #define CONFIG_SYS_PCIE1_CFG_BASE 0xB0000000
312 #define CONFIG_SYS_PCIE1_CFG_SIZE 0x01000000
313 #define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
314 #define CONFIG_SYS_PCIE1_IO_PHYS 0xB1000000
315 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
317 /* enable PCIE clock */
318 #define CONFIG_SYS_SCCR_PCIEXP1CM 1
320 #define CONFIG_PCI_INDIRECT_BRIDGE
323 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
324 #define CONFIG_83XX_GENERIC_PCIE_REGISTER_HOSES 1
329 #define CONFIG_SYS_TSEC1_OFFSET 0x24000
330 #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
331 #define CONFIG_SYS_TSEC2_OFFSET 0x25000
332 #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
335 * TSEC ethernet configuration
337 #define CONFIG_TSEC1_NAME "eTSEC0"
338 #define CONFIG_TSEC2_NAME "eTSEC1"
339 #define TSEC1_PHY_ADDR 1
340 #define TSEC2_PHY_ADDR 2
341 #define TSEC1_PHYIDX 0
342 #define TSEC2_PHYIDX 0
343 #define TSEC1_FLAGS 0
344 #define TSEC2_FLAGS 0
346 /* Options are: eTSEC[0-1] */
347 #define CONFIG_ETHPRIME "eTSEC0"
352 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + \
353 CONFIG_SYS_MONITOR_LEN)
354 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
355 #define CONFIG_ENV_SIZE 0x2000
356 #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
357 #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
359 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
360 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
365 #define CONFIG_BOOTP_BOOTFILESIZE
368 * Command line configuration.
372 * Miscellaneous configurable options
374 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
376 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
378 /* Boot Argument Buffer Size */
379 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
382 * For booting Linux, the board info and command line data
383 * have to be in the first 8 MB of memory, since this is
384 * the maximum mapped by the Linux kernel during initialization.
386 #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
391 #define CONFIG_SYS_HID0_INIT 0x000000000
392 #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
393 HID0_ENABLE_INSTRUCTION_CACHE | \
394 HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
395 #define CONFIG_SYS_HID2 HID2_HBE
401 /* DDR: cache cacheable */
402 #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW | \
404 #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_128M | \
406 #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
407 #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
409 /* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */
410 #define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR | BATL_PP_RW | \
411 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
412 #define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR | BATU_BL_8M | BATU_VS | \
414 #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
415 #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
417 /* FLASH: icache cacheable, but dcache-inhibit and guarded */
418 #define CONFIG_SYS_IBAT2L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | \
420 #define CONFIG_SYS_IBAT2U (CONFIG_SYS_FLASH_BASE | BATU_BL_8M | \
422 #define CONFIG_SYS_DBAT2L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | \
423 BATL_CACHEINHIBIT | \
425 #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
427 /* Stack in dcache: cacheable, no memory coherence */
428 #define CONFIG_SYS_IBAT3L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
429 #define CONFIG_SYS_IBAT3U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | \
431 #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
432 #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
435 * Environment Configuration
438 #define CONFIG_ENV_OVERWRITE
440 #if defined(CONFIG_TSEC_ENET)
441 #define CONFIG_HAS_ETH0
442 #define CONFIG_HAS_ETH1
445 #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
448 #define CONFIG_EXTRA_ENV_SETTINGS \
450 "consoledev=ttyS0\0" \
451 "nfsargs=setenv bootargs root=/dev/nfs rw " \
452 "nfsroot=${serverip}:${rootpath}\0" \
453 "ramargs=setenv bootargs root=/dev/ram rw\0" \
454 "addip=setenv bootargs ${bootargs} " \
455 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
456 ":${hostname}:${netdev}:off panic=1\0" \
457 "addtty=setenv bootargs ${bootargs}" \
458 " console=${consoledev},${baudrate}\0" \
459 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
460 "addmisc=setenv bootargs ${bootargs}\0" \
461 "kernel_addr=FC0A0000\0" \
462 "fdt_addr=FC2A0000\0" \
463 "ramdisk_addr=FC2C0000\0" \
464 "u-boot=mpc8308_p1m/u-boot.bin\0" \
465 "kernel_addr_r=1000000\0" \
466 "fdt_addr_r=C00000\0" \
467 "hostname=mpc8308_p1m\0" \
468 "bootfile=mpc8308_p1m/uImage\0" \
469 "fdtfile=mpc8308_p1m/mpc8308_p1m.dtb\0" \
470 "rootpath=/opt/eldk-4.2/ppc_6xx\0" \
471 "flash_self=run ramargs addip addtty addmtd addmisc;" \
472 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
473 "flash_nfs=run nfsargs addip addtty addmtd addmisc;" \
474 "bootm ${kernel_addr} - ${fdt_addr}\0" \
475 "net_nfs=tftp ${kernel_addr_r} ${bootfile};" \
476 "tftp ${fdt_addr_r} ${fdtfile};" \
477 "run nfsargs addip addtty addmtd addmisc;" \
478 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
479 "bootcmd=run flash_self\0" \
480 "load=tftp ${loadaddr} ${u-boot}\0" \
481 "update=protect off " __stringify(CONFIG_SYS_MONITOR_BASE) \
482 " +${filesize};era " __stringify(CONFIG_SYS_MONITOR_BASE)\
483 " +${filesize};cp.b ${fileaddr} " \
484 __stringify(CONFIG_SYS_MONITOR_BASE) " ${filesize}\0" \
485 "upd=run load update\0" \
487 #endif /* __CONFIG_H */