mx28evk: Extend environment to easy write of NAND system
[platform/kernel/u-boot.git] / include / configs / mpc5121ads.h
1 /*
2  * (C) Copyright 2007-2009 DENX Software Engineering
3  *
4  * SPDX-License-Identifier:     GPL-2.0+
5  */
6
7 /*
8  * MPC5121ADS board configuration file
9  */
10
11 #ifndef __CONFIG_H
12 #define __CONFIG_H
13
14 #define CONFIG_MPC5121ADS 1
15 /*
16  * Memory map for the MPC5121ADS board:
17  *
18  * 0x0000_0000 - 0x0FFF_FFFF    DDR RAM (256 MB)
19  * 0x3000_0000 - 0x3001_FFFF    SRAM (128 KB)
20  * 0x8000_0000 - 0x803F_FFFF    IMMR (4 MB)
21  * 0x8200_0000 - 0x8200_001F    CPLD (32 B)
22  * 0x8400_0000 - 0x82FF_FFFF    PCI I/O space (16 MB)
23  * 0xA000_0000 - 0xAFFF_FFFF    PCI memory space (256 MB)
24  * 0xB000_0000 - 0xBFFF_FFFF    PCI memory mapped I/O space (256 MB)
25  * 0xFC00_0000 - 0xFFFF_FFFF    NOR Boot FLASH (64 MB)
26  */
27
28 /*
29  * High Level Configuration Options
30  */
31 #define CONFIG_E300             1       /* E300 Family */
32 #define CONFIG_MPC512X          1       /* MPC512X family */
33
34 #define CONFIG_SYS_TEXT_BASE    0xFFF00000
35
36 /* video */
37 #ifdef CONFIG_FSL_DIU_FB
38 #define CONFIG_SYS_DIU_ADDR     (CONFIG_SYS_IMMR + 0x2100)
39 #define CONFIG_VIDEO
40 #define CONFIG_CMD_BMP
41 #define CONFIG_CFB_CONSOLE
42 #define CONFIG_VIDEO_SW_CURSOR
43 #define CONFIG_VGA_AS_SINGLE_DEVICE
44 #define CONFIG_VIDEO_LOGO
45 #define CONFIG_VIDEO_BMP_LOGO
46 #endif
47
48 /* CONFIG_PCI is defined at config time */
49
50 #ifdef CONFIG_MPC5121ADS_REV2
51 #define CONFIG_SYS_MPC512X_CLKIN        66000000        /* in Hz */
52 #else
53 #define CONFIG_SYS_MPC512X_CLKIN        33333333        /* in Hz */
54 #define CONFIG_PCI
55 #endif
56
57 #define CONFIG_BOARD_EARLY_INIT_F               /* call board_early_init_f() */
58 #define CONFIG_MISC_INIT_R
59
60 #define CONFIG_SYS_IMMR         0x80000000
61
62 #define CONFIG_SYS_MEMTEST_START        0x00200000      /* memtest region */
63 #define CONFIG_SYS_MEMTEST_END          0x00400000
64
65 /*
66  * DDR Setup - manually set all parameters as there's no SPD etc.
67  */
68 #ifdef CONFIG_MPC5121ADS_REV2
69 #define CONFIG_SYS_DDR_SIZE             256             /* MB */
70 #else
71 #define CONFIG_SYS_DDR_SIZE             512             /* MB */
72 #endif
73 #define CONFIG_SYS_DDR_BASE             0x00000000      /* DDR is system memory*/
74 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_BASE
75 #define CONFIG_SYS_MAX_RAM_SIZE         0x20000000
76
77 #define CONFIG_SYS_IOCTRL_MUX_DDR       0x00000036
78
79 /* DDR Controller Configuration
80  *
81  * SYS_CFG:
82  *      [31:31] MDDRC Soft Reset:       Diabled
83  *      [30:30] DRAM CKE pin:           Enabled
84  *      [29:29] DRAM CLK:               Enabled
85  *      [28:28] Command Mode:           Enabled (For initialization only)
86  *      [27:25] DRAM Row Select:        dram_row[15:0] = magenta_address[25:10]
87  *      [24:21] DRAM Bank Select:       dram_bank[1:0] = magenta_address[11:10]
88  *      [20:19] Read Test:              DON'T USE
89  *      [18:18] Self Refresh:           Enabled
90  *      [17:17] 16bit Mode:             Disabled
91  *      [16:13] Ready Delay:            2
92  *      [12:12] Half DQS Delay:         Disabled
93  *      [11:11] Quarter DQS Delay:      Disabled
94  *      [10:08] Write Delay:            2
95  *      [07:07] Early ODT:              Disabled
96  *      [06:06] On DIE Termination:     Disabled
97  *      [05:05] FIFO Overflow Clear:    DON'T USE here
98  *      [04:04] FIFO Underflow Clear:   DON'T USE here
99  *      [03:03] FIFO Overflow Pending:  DON'T USE here
100  *      [02:02] FIFO Underlfow Pending: DON'T USE here
101  *      [01:01] FIFO Overlfow Enabled:  Enabled
102  *      [00:00] FIFO Underflow Enabled: Enabled
103  * TIME_CFG0
104  *      [31:16] DRAM Refresh Time:      0 CSB clocks
105  *      [15:8]  DRAM Command Time:      0 CSB clocks
106  *      [07:00] DRAM Precharge Time:    0 CSB clocks
107  * TIME_CFG1
108  *      [31:26] DRAM tRFC:
109  *      [25:21] DRAM tWR1:
110  *      [20:17] DRAM tWRT1:
111  *      [16:11] DRAM tDRR:
112  *      [10:05] DRAM tRC:
113  *      [04:00] DRAM tRAS:
114  * TIME_CFG2
115  *      [31:28] DRAM tRCD:
116  *      [27:23] DRAM tFAW:
117  *      [22:19] DRAM tRTW1:
118  *      [18:15] DRAM tCCD:
119  *      [14:10] DRAM tRTP:
120  *      [09:05] DRAM tRP:
121  *      [04:00] DRAM tRPA
122  */
123 #ifdef CONFIG_MPC5121ADS_REV2
124 #define CONFIG_SYS_MDDRC_SYS_CFG        0xE8604A00
125 #define CONFIG_SYS_MDDRC_TIME_CFG1      0x54EC1168
126 #define CONFIG_SYS_MDDRC_TIME_CFG2      0x35210864
127 #else
128 #define CONFIG_SYS_MDDRC_SYS_CFG        0xEA804A00
129 #define CONFIG_SYS_MDDRC_TIME_CFG1      0x68EC1168
130 #define CONFIG_SYS_MDDRC_TIME_CFG2      0x34310864
131 #endif
132 #define CONFIG_SYS_MDDRC_TIME_CFG0      0x06183D2E
133
134 #define CONFIG_SYS_MDDRC_SYS_CFG_ELPIDA         0xEA802B00
135 #define CONFIG_SYS_MDDRC_TIME_CFG1_ELPIDA       0x690e1189
136 #define CONFIG_SYS_MDDRC_TIME_CFG2_ELPIDA       0x35310864
137
138 #define CONFIG_SYS_DDRCMD_NOP           0x01380000
139 #define CONFIG_SYS_DDRCMD_PCHG_ALL      0x01100400
140 #define CONFIG_SYS_DDRCMD_EM2           0x01020000
141 #define CONFIG_SYS_DDRCMD_EM3           0x01030000
142 #define CONFIG_SYS_DDRCMD_EN_DLL        0x01010000
143 #define CONFIG_SYS_DDRCMD_RFSH          0x01080000
144
145 #define DDRCMD_EMR_OCD(pr, ohm) ( \
146         (1 << 24)          | /* MDDRC Command Request   */ \
147         (1 << 16)          | /* MODE Reg BA[2:0]        */ \
148         (0 << 12)          | /* Outputs 0=Enabled       */ \
149         (0 << 11)          | /* RDQS                    */ \
150         (1 << 10)          | /* DQS#                    */ \
151         (pr <<  7)         | /* OCD prog 7=deflt,0=exit */ \
152                     /* ODT Rtt[1:0] 0=0,1=75,2=150,3=50 */ \
153         ((ohm & 0x2) <<  5)| /* Rtt1                    */ \
154         (0 <<  3)          | /* additive posted CAS#    */ \
155         ((ohm & 0x1) <<  2)| /* Rtt0                    */ \
156         (0 <<  0)          | /* Output Drive Strength   */ \
157         (0 <<  0))           /* DLL Enable 0=Normal     */
158
159 #define CONFIG_SYS_DDRCMD_OCD_DEFAULT   DDRCMD_EMR_OCD(7, 0)
160 #define CONFIG_SYS_ELPIDA_OCD_EXIT      DDRCMD_EMR_OCD(0, 0)
161
162 #define DDRCMD_MODE_REG(cas, wr) ( \
163         (1 << 24)    | /* MDDRC Command Request                 */ \
164         (0 << 16)    | /* MODE Reg BA[2:0]                      */ \
165         ((wr-1) << 9)| /* Write Recovery                        */ \
166         (cas << 4)   | /* CAS                                   */ \
167         (0 << 3)     | /* Burst Type:0=Sequential,1=Interleaved */ \
168         (2 << 0))      /* 4 or 8 Burst Length:0x2=4 0x3=8       */
169
170 #define CONFIG_SYS_MICRON_INIT_DEV_OP   DDRCMD_MODE_REG(3, 3)
171 #define CONFIG_SYS_ELPIDA_INIT_DEV_OP   DDRCMD_MODE_REG(4, 4)
172 #define CONFIG_SYS_ELPIDA_RES_DLL       (DDRCMD_MODE_REG(4, 4) | (1 << 8))
173
174 /* DDR Priority Manager Configuration */
175 #define CONFIG_SYS_MDDRCGRP_PM_CFG1     0x00077777
176 #define CONFIG_SYS_MDDRCGRP_PM_CFG2     0x00000000
177 #define CONFIG_SYS_MDDRCGRP_HIPRIO_CFG  0x00000001
178 #define CONFIG_SYS_MDDRCGRP_LUT0_MU     0xFFEEDDCC
179 #define CONFIG_SYS_MDDRCGRP_LUT0_ML     0xBBAAAAAA
180 #define CONFIG_SYS_MDDRCGRP_LUT1_MU     0x66666666
181 #define CONFIG_SYS_MDDRCGRP_LUT1_ML     0x55555555
182 #define CONFIG_SYS_MDDRCGRP_LUT2_MU     0x44444444
183 #define CONFIG_SYS_MDDRCGRP_LUT2_ML     0x44444444
184 #define CONFIG_SYS_MDDRCGRP_LUT3_MU     0x55555555
185 #define CONFIG_SYS_MDDRCGRP_LUT3_ML     0x55555558
186 #define CONFIG_SYS_MDDRCGRP_LUT4_MU     0x11111111
187 #define CONFIG_SYS_MDDRCGRP_LUT4_ML     0x11111122
188 #define CONFIG_SYS_MDDRCGRP_LUT0_AU     0xaaaaaaaa
189 #define CONFIG_SYS_MDDRCGRP_LUT0_AL     0xaaaaaaaa
190 #define CONFIG_SYS_MDDRCGRP_LUT1_AU     0x66666666
191 #define CONFIG_SYS_MDDRCGRP_LUT1_AL     0x66666666
192 #define CONFIG_SYS_MDDRCGRP_LUT2_AU     0x11111111
193 #define CONFIG_SYS_MDDRCGRP_LUT2_AL     0x11111111
194 #define CONFIG_SYS_MDDRCGRP_LUT3_AU     0x11111111
195 #define CONFIG_SYS_MDDRCGRP_LUT3_AL     0x11111111
196 #define CONFIG_SYS_MDDRCGRP_LUT4_AU     0x11111111
197 #define CONFIG_SYS_MDDRCGRP_LUT4_AL     0x11111111
198
199 /*
200  * NOR FLASH on the Local Bus
201  */
202 #undef CONFIG_BKUP_FLASH
203 #define CONFIG_SYS_FLASH_CFI                            /* use the Common Flash Interface */
204 #define CONFIG_FLASH_CFI_DRIVER                 /* use the CFI driver */
205 #ifdef CONFIG_BKUP_FLASH
206 #define CONFIG_SYS_FLASH_BASE           0xFF800000      /* start of FLASH   */
207 #define CONFIG_SYS_FLASH_SIZE           0x00800000      /* max flash size in bytes */
208 #else
209 #define CONFIG_SYS_FLASH_BASE           0xFC000000      /* start of FLASH   */
210 #define CONFIG_SYS_FLASH_SIZE           0x04000000      /* max flash size in bytes */
211 #endif
212 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
213 #define CONFIG_SYS_MAX_FLASH_BANKS      1               /* number of banks */
214 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE}
215 #define CONFIG_SYS_MAX_FLASH_SECT       256             /* max sectors per device */
216
217 #undef CONFIG_SYS_FLASH_CHECKSUM
218
219 /*
220  * NAND FLASH
221  * drivers/mtd/nand/mpc5121_nfc.c (rev 2 silicon only)
222  */
223 #define CONFIG_CMD_NAND                                 /* enable NAND support */
224 #define CONFIG_JFFS2_NAND                               /* with JFFS2 on it */
225 #define CONFIG_NAND_MPC5121_NFC
226 #define CONFIG_SYS_NAND_BASE            0x40000000
227
228 #define CONFIG_SYS_MAX_NAND_DEVICE      2
229 #define CONFIG_SYS_NAND_SELECT_DEVICE   /* driver supports mutipl. chips */
230
231 /*
232  * Configuration parameters for MPC5121 NAND driver
233  */
234 #define CONFIG_FSL_NFC_WIDTH 1
235 #define CONFIG_FSL_NFC_WRITE_SIZE 2048
236 #define CONFIG_FSL_NFC_SPARE_SIZE 64
237 #define CONFIG_FSL_NFC_CHIPS CONFIG_SYS_MAX_NAND_DEVICE
238
239 /*
240  * CPLD registers area is really only 32 bytes in size, but the smallest possible LP
241  * window is 64KB
242  */
243 #define CONFIG_SYS_CPLD_BASE            0x82000000
244 #define CONFIG_SYS_CPLD_SIZE            0x00010000      /* 64 KB */
245 #define CONFIG_SYS_CS2_START            CONFIG_SYS_CPLD_BASE
246 #define CONFIG_SYS_CS2_SIZE             CONFIG_SYS_CPLD_SIZE
247
248 #define CONFIG_SYS_SRAM_BASE            0x30000000
249 #define CONFIG_SYS_SRAM_SIZE            0x00020000      /* 128 KB */
250
251 #define CONFIG_SYS_CS0_CFG              0x05059310      /* ALE active low, data size 4bytes */
252 #define CONFIG_SYS_CS2_CFG              0x05059010      /* ALE active low, data size 1byte */
253 #define CONFIG_SYS_CS_ALETIMING 0x00000005      /* Use alternative CS timing for CS0 and CS2 */
254
255 /* Use SRAM for initial stack */
256 #define CONFIG_SYS_INIT_RAM_ADDR        CONFIG_SYS_SRAM_BASE            /* Initial RAM address */
257 #define CONFIG_SYS_INIT_RAM_SIZE        CONFIG_SYS_SRAM_SIZE            /* Size of used area in RAM */
258
259 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
260 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
261
262 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE            /* Start of monitor */
263 #define CONFIG_SYS_MONITOR_LEN          (512 * 1024)            /* Reserve 512 kB for Mon */
264 #ifdef  CONFIG_FSL_DIU_FB
265 #define CONFIG_SYS_MALLOC_LEN           (6 * 1024 * 1024)       /* Reserved for malloc */
266 #else
267 #define CONFIG_SYS_MALLOC_LEN           (512 * 1024)
268 #endif
269
270 /*
271  * Serial Port
272  */
273 #define CONFIG_CONS_INDEX     1
274
275 /*
276  * Serial console configuration
277  */
278 #define CONFIG_PSC_CONSOLE      3       /* console is on PSC3 */
279 #define CONFIG_SYS_PSC3
280 #if CONFIG_PSC_CONSOLE != 3
281 #error CONFIG_PSC_CONSOLE must be 3
282 #endif
283 #define CONFIG_BAUDRATE         115200  /* ... at 115200 bps */
284 #define CONFIG_SYS_BAUDRATE_TABLE  \
285         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
286
287 #define CONSOLE_FIFO_TX_SIZE    FIFOC_PSC3_TX_SIZE
288 #define CONSOLE_FIFO_TX_ADDR    FIFOC_PSC3_TX_ADDR
289 #define CONSOLE_FIFO_RX_SIZE    FIFOC_PSC3_RX_SIZE
290 #define CONSOLE_FIFO_RX_ADDR    FIFOC_PSC3_RX_ADDR
291
292 #define CONFIG_CMDLINE_EDITING  1       /* add command line history     */
293 /* Use the HUSH parser */
294 #define CONFIG_SYS_HUSH_PARSER
295 #ifdef  CONFIG_SYS_HUSH_PARSER
296 #endif
297
298 /*
299  * Clocks in use
300  */
301 #define SCCR1_CLOCKS_EN (CLOCK_SCCR1_CFG_EN |                           \
302                          CLOCK_SCCR1_DDR_EN |                           \
303                          CLOCK_SCCR1_FEC_EN |                           \
304                          CLOCK_SCCR1_LPC_EN |                           \
305                          CLOCK_SCCR1_NFC_EN |                           \
306                          CLOCK_SCCR1_PATA_EN |                          \
307                          CLOCK_SCCR1_PCI_EN |                           \
308                          CLOCK_SCCR1_PSC_EN(CONFIG_PSC_CONSOLE) |       \
309                          CLOCK_SCCR1_PSCFIFO_EN |                       \
310                          CLOCK_SCCR1_TPR_EN)
311
312 #define SCCR2_CLOCKS_EN (CLOCK_SCCR2_DIU_EN |           \
313                          CLOCK_SCCR2_I2C_EN |           \
314                          CLOCK_SCCR2_MEM_EN |           \
315                          CLOCK_SCCR2_SPDIF_EN |         \
316                          CLOCK_SCCR2_USB1_EN |          \
317                          CLOCK_SCCR2_USB2_EN)
318
319 /*
320  * PCI
321  */
322 #ifdef CONFIG_PCI
323 #define CONFIG_PCI_INDIRECT_BRIDGE
324
325 /*
326  * General PCI
327  */
328 #define CONFIG_SYS_PCI_MEM_BASE 0xA0000000
329 #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
330 #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000      /* 256M */
331 #define CONFIG_SYS_PCI_MMIO_BASE        (CONFIG_SYS_PCI_MEM_BASE + CONFIG_SYS_PCI_MEM_SIZE)
332 #define CONFIG_SYS_PCI_MMIO_PHYS        CONFIG_SYS_PCI_MMIO_BASE
333 #define CONFIG_SYS_PCI_MMIO_SIZE        0x10000000      /* 256M */
334 #define CONFIG_SYS_PCI_IO_BASE          0x00000000
335 #define CONFIG_SYS_PCI_IO_PHYS          0x84000000
336 #define CONFIG_SYS_PCI_IO_SIZE          0x01000000      /* 16M */
337
338
339 #define CONFIG_PCI_PNP                  /* do pci plug-and-play */
340
341 #define CONFIG_PCI_SCAN_SHOW            /* show pci devices on startup */
342
343 #endif
344
345 /* I2C */
346 #define CONFIG_HARD_I2C                 /* I2C with hardware support */
347 #define CONFIG_I2C_MULTI_BUS
348 #define CONFIG_SYS_I2C_SPEED            100000  /* I2C speed and slave address */
349 #define CONFIG_SYS_I2C_SLAVE            0x7F
350 #if 0
351 #define CONFIG_SYS_I2C_NOPROBES {{0,0x69}}      /* Don't probe these addrs */
352 #endif
353
354 /*
355  * IIM - IC Identification Module
356  */
357 #undef CONFIG_FSL_IIM
358
359 /*
360  * EEPROM configuration
361  */
362 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN          2       /* 16-bit EEPROM address */
363 #define CONFIG_SYS_I2C_EEPROM_ADDR              0x50    /* Atmel: AT24C32A-10TQ-2.7 */
364 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS   10      /* 10ms of delay */
365 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS       5       /* 32-Byte Page Write Mode */
366
367 /*
368  * Ethernet configuration
369  */
370 #define CONFIG_MPC512x_FEC      1
371 #define CONFIG_PHY_ADDR         0x1
372 #define CONFIG_MII              1       /* MII PHY management           */
373 #define CONFIG_FEC_AN_TIMEOUT   1
374 #define CONFIG_HAS_ETH0
375
376 /*
377  * Configure on-board RTC
378  */
379 #define CONFIG_RTC_M41T62                       /* use M41T62 rtc via i2 */
380 #define CONFIG_SYS_I2C_RTC_ADDR         0x68    /* at address 0x68              */
381
382 /*
383  * USB  Support
384  */
385 #define CONFIG_CMD_USB
386
387 #if defined(CONFIG_CMD_USB)
388 #define CONFIG_USB_EHCI                         /* Enable EHCI Support  */
389 #define CONFIG_USB_EHCI_FSL                     /* On a FSL platform    */
390 #define CONFIG_EHCI_MMIO_BIG_ENDIAN             /* With big-endian regs */
391 #define CONFIG_EHCI_DESC_BIG_ENDIAN
392 #define CONFIG_EHCI_IS_TDI
393 #define CONFIG_USB_STORAGE
394 #endif
395
396 /*
397  * Environment
398  */
399 #define CONFIG_ENV_IS_IN_FLASH  1
400 /* This has to be a multiple of the Flash sector size */
401 #define CONFIG_ENV_ADDR         (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
402 #define CONFIG_ENV_SIZE         0x2000
403 #ifdef CONFIG_BKUP_FLASH
404 #define CONFIG_ENV_SECT_SIZE    0x20000 /* one sector (256K) for env */
405 #else
406 #define CONFIG_ENV_SECT_SIZE    0x40000 /* one sector (256K) for env */
407 #endif
408
409 /* Address and size of Redundant Environment Sector     */
410 #define CONFIG_ENV_ADDR_REDUND  (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
411 #define CONFIG_ENV_SIZE_REDUND  (CONFIG_ENV_SIZE)
412
413 #define CONFIG_LOADS_ECHO       1       /* echo on for serial download */
414 #define CONFIG_SYS_LOADS_BAUD_CHANGE    1       /* allow baudrate change */
415
416 #include <config_cmd_default.h>
417
418 #define CONFIG_CMD_ASKENV
419 #define CONFIG_CMD_DATE
420 #define CONFIG_CMD_DHCP
421 #define CONFIG_CMD_EEPROM
422 #define CONFIG_CMD_EXT2
423 #define CONFIG_CMD_I2C
424 #define CONFIG_CMD_IDE
425 #define CONFIG_CMD_JFFS2
426 #define CONFIG_CMD_MII
427 #define CONFIG_CMD_NFS
428 #define CONFIG_CMD_PING
429 #define CONFIG_CMD_REGINFO
430
431 #undef CONFIG_CMD_FUSE
432
433 #if defined(CONFIG_PCI)
434 #define CONFIG_CMD_PCI
435 #endif
436
437 /*
438  * Dynamic MTD partition support
439  */
440 #define CONFIG_CMD_MTDPARTS
441 #define CONFIG_MTD_DEVICE               /* needed for mtdparts commands */
442 #define CONFIG_FLASH_CFI_MTD
443 #define MTDIDS_DEFAULT          "nor0=fc000000.flash,nand0=mpc5121.nand"
444
445 /*
446  * NOR flash layout:
447  *
448  * FC000000 - FEABFFFF 42.75 MiB        User Data
449  * FEAC0000 - FFABFFFF  16 MiB          Root File System
450  * FFAC0000 - FFEBFFFF   4 MiB          Linux Kernel
451  * FFEC0000 - FFEFFFFF 256 KiB          Device Tree
452  * FFF00000 - FFFFFFFF   1 MiB          U-Boot (up to 512 KiB) and 2 x * env
453  *
454  * NAND flash layout: one big partition
455  */
456 #define MTDPARTS_DEFAULT        "mtdparts=fc000000.flash:43776k(user)," \
457                                                 "16m(rootfs),"          \
458                                                 "4m(kernel),"           \
459                                                 "256k(dtb),"            \
460                                                 "1m(u-boot);"           \
461                                         "mpc5121.nand:-(data)"
462
463
464 #if defined(CONFIG_CMD_IDE) || defined(CONFIG_CMD_EXT2) || defined(CONFIG_CMD_USB)
465
466 #define CONFIG_DOS_PARTITION
467 #define CONFIG_MAC_PARTITION
468 #define CONFIG_ISO_PARTITION
469
470 #define CONFIG_CMD_FAT
471 #define CONFIG_SUPPORT_VFAT
472
473 #endif /* defined(CONFIG_CMD_IDE) */
474
475 /*
476  * Watchdog timeout = CONFIG_SYS_WATCHDOG_VALUE * 65536 / IPS clock.
477  * For example, when IPS is set to 66MHz and CONFIG_SYS_WATCHDOG_VALUE is set
478  * to 0xFFFF, watchdog timeouts after about 64s. For details refer
479  * to chapter 36 of the MPC5121e Reference Manual.
480  */
481 /* #define CONFIG_WATCHDOG */           /* enable watchdog */
482 #define CONFIG_SYS_WATCHDOG_VALUE 0xFFFF
483
484  /*
485  * Miscellaneous configurable options
486  */
487 #define CONFIG_SYS_LONGHELP                     /* undef to save memory */
488 #define CONFIG_SYS_LOAD_ADDR    0x2000000       /* default load address */
489
490 #ifdef CONFIG_CMD_KGDB
491         #define CONFIG_SYS_CBSIZE       1024    /* Console I/O Buffer Size */
492 #else
493         #define CONFIG_SYS_CBSIZE       256     /* Console I/O Buffer Size */
494 #endif
495
496
497 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buffer Size */
498 #define CONFIG_SYS_MAXARGS      16              /* max number of command args */
499 #define CONFIG_SYS_BARGSIZE     CONFIG_SYS_CBSIZE       /* Boot Argument Buffer Size */
500
501 /*
502  * For booting Linux, the board info and command line data
503  * have to be in the first 256 MB of memory, since this is
504  * the maximum mapped by the Linux kernel during initialization.
505  */
506 #define CONFIG_SYS_BOOTMAPSZ    (256 << 20)     /* Initial Memory map for Linux*/
507
508 /* Cache Configuration */
509 #define CONFIG_SYS_DCACHE_SIZE          32768
510 #define CONFIG_SYS_CACHELINE_SIZE       32
511 #ifdef CONFIG_CMD_KGDB
512 #define CONFIG_SYS_CACHELINE_SHIFT      5       /*log base 2 of the above value*/
513 #endif
514
515 #define CONFIG_SYS_HID0_INIT    0x000000000
516 #define CONFIG_SYS_HID0_FINAL   (HID0_ENABLE_MACHINE_CHECK | HID0_ICE)
517 #define CONFIG_SYS_HID2 HID2_HBE
518
519 #define CONFIG_HIGH_BATS        1       /* High BATs supported */
520
521 #ifdef CONFIG_CMD_KGDB
522 #define CONFIG_KGDB_BAUDRATE    230400  /* speed of kgdb serial port */
523 #define CONFIG_KGDB_SER_INDEX   2       /* which serial port to use */
524 #endif
525
526 /*
527  * Environment Configuration
528  */
529 #define CONFIG_TIMESTAMP
530
531 #define CONFIG_HOSTNAME         mpc5121ads
532 #define CONFIG_BOOTFILE         "mpc5121ads/uImage"
533 #define CONFIG_ROOTPATH         "/opt/eldk/ppc_6xx"
534
535 #define CONFIG_LOADADDR         400000  /* default location for tftp and bootm */
536
537 #define CONFIG_BOOTDELAY        5       /* -1 disables auto-boot */
538 #undef  CONFIG_BOOTARGS                 /* the boot command will set bootargs */
539
540 #define CONFIG_BAUDRATE         115200
541
542 #define CONFIG_PREBOOT  "echo;" \
543         "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
544         "echo"
545
546 #define CONFIG_EXTRA_ENV_SETTINGS                                       \
547         "u-boot_addr_r=200000\0"                                        \
548         "kernel_addr_r=600000\0"                                        \
549         "fdt_addr_r=880000\0"                                           \
550         "ramdisk_addr_r=900000\0"                                       \
551         "u-boot_addr=FFF00000\0"                                        \
552         "kernel_addr=FFAC0000\0"                                        \
553         "fdt_addr=FFEC0000\0"                                           \
554         "ramdisk_addr=FEAC0000\0"                                       \
555         "ramdiskfile=mpc5121ads/uRamdisk\0"                             \
556         "u-boot=mpc5121ads/u-boot.bin\0"                                \
557         "bootfile=mpc5121ads/uImage\0"                                  \
558         "fdtfile=mpc5121ads/mpc5121ads.dtb\0"                           \
559         "rootpath=/opt/eldk/ppc_6xx\n"                                  \
560         "netdev=eth0\0"                                                 \
561         "consdev=ttyPSC0\0"                                             \
562         "nfsargs=setenv bootargs root=/dev/nfs rw "                     \
563                 "nfsroot=${serverip}:${rootpath}\0"                     \
564         "ramargs=setenv bootargs root=/dev/ram rw\0"                    \
565         "addip=setenv bootargs ${bootargs} "                            \
566                 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}"      \
567                 ":${hostname}:${netdev}:off panic=1\0"                  \
568         "addtty=setenv bootargs ${bootargs} "                           \
569                 "console=${consdev},${baudrate}\0"                      \
570         "flash_nfs=run nfsargs addip addtty;"                           \
571                 "bootm ${kernel_addr} - ${fdt_addr}\0"                  \
572         "flash_self=run ramargs addip addtty;"                          \
573                 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0"    \
574         "net_nfs=tftp ${kernel_addr_r} ${bootfile};"                    \
575                 "tftp ${fdt_addr_r} ${fdtfile};"                        \
576                 "run nfsargs addip addtty;"                             \
577                 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0"              \
578         "net_self=tftp ${kernel_addr_r} ${bootfile};"                   \
579                 "tftp ${ramdisk_addr_r} ${ramdiskfile};"                \
580                 "tftp ${fdt_addr_r} ${fdtfile};"                        \
581                 "run ramargs addip addtty;"                             \
582                 "bootm ${kernel_addr_r} ${ramdisk_addr_r} ${fdt_addr_r}\0"\
583         "load=tftp ${u-boot_addr_r} ${u-boot}\0"                        \
584         "update=protect off ${u-boot_addr} +${filesize};"               \
585                 "era ${u-boot_addr} +${filesize};"                      \
586                 "cp.b ${u-boot_addr_r} ${u-boot_addr} ${filesize}\0"    \
587         "upd=run load update\0"                                         \
588         ""
589
590 #define CONFIG_BOOTCOMMAND      "run flash_self"
591
592 #define CONFIG_OF_LIBFDT        1
593 #define CONFIG_OF_BOARD_SETUP   1
594 #define CONFIG_OF_SUPPORT_OLD_DEVICE_TREES      1
595
596 #define OF_CPU                  "PowerPC,5121@0"
597 #define OF_SOC_COMPAT           "fsl,mpc5121-immr"
598 #define OF_TBCLK                (bd->bi_busfreq / 4)
599 #define OF_STDOUT_PATH          "/soc@80000000/serial@11300"
600
601 /*-----------------------------------------------------------------------
602  * IDE/ATA stuff
603  *-----------------------------------------------------------------------
604  */
605
606 #undef  CONFIG_IDE_8xx_PCCARD           /* Use IDE with PC Card Adapter */
607 #undef  CONFIG_IDE_8xx_DIRECT           /* Direct IDE    not supported  */
608 #undef  CONFIG_IDE_LED                  /* LED   for IDE not supported  */
609
610 #define CONFIG_IDE_RESET                /* reset for IDE supported      */
611 #define CONFIG_IDE_PREINIT
612
613 #define CONFIG_SYS_IDE_MAXBUS           1       /* max. 1 IDE bus               */
614 #define CONFIG_SYS_IDE_MAXDEVICE        2       /* max. 1 drive per IDE bus     */
615
616 #define CONFIG_SYS_ATA_IDE0_OFFSET      0x0000
617 #define CONFIG_SYS_ATA_BASE_ADDR        get_pata_base()
618
619 /* Offset for data I/O                  RefMan MPC5121EE Table 28-10    */
620 #define CONFIG_SYS_ATA_DATA_OFFSET      (0x00A0)
621
622 /* Offset for normal register accesses  */
623 #define CONFIG_SYS_ATA_REG_OFFSET       (CONFIG_SYS_ATA_DATA_OFFSET)
624
625 /* Offset for alternate registers       RefMan MPC5121EE Table 28-23    */
626 #define CONFIG_SYS_ATA_ALT_OFFSET       (0x00D8)
627
628 /* Interval between registers   */
629 #define CONFIG_SYS_ATA_STRIDE           4
630
631 #define ATA_BASE_ADDR                   get_pata_base()
632
633 /*
634  * Control register bit definitions
635  */
636 #define FSL_ATA_CTRL_FIFO_RST_B         0x80000000
637 #define FSL_ATA_CTRL_ATA_RST_B          0x40000000
638 #define FSL_ATA_CTRL_FIFO_TX_EN         0x20000000
639 #define FSL_ATA_CTRL_FIFO_RCV_EN        0x10000000
640 #define FSL_ATA_CTRL_DMA_PENDING        0x08000000
641 #define FSL_ATA_CTRL_DMA_ULTRA          0x04000000
642 #define FSL_ATA_CTRL_DMA_WRITE          0x02000000
643 #define FSL_ATA_CTRL_IORDY_EN           0x01000000
644
645 #endif  /* __CONFIG_H */