3 * IMMS, gGmbH <www.imms.de>
4 * Thomas Elste <info@elste.org>
6 * Configuation settings for ModNET50 board.
8 * See file CREDITS for list of people who contributed to this
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
31 * High Level Configuration Options
34 #define CONFIG_ARM7 1 /* This is a ARM7 CPU */
35 #define CONFIG_ARM_THUMB 1 /* this is an ARM720TDMI */
36 #define CONFIG_NETARM /* it's a Netsiclicon NET+ARM */
37 #undef CONFIG_NETARM_NET40_REV2 /* it's a Net+40 Rev. 2 */
38 #undef CONFIG_NETARM_NET40_REV4 /* it's a Net+40 Rev. 4 */
39 #define CONFIG_NETARM_NET50 /* it's a Net+50 */
41 #define CONFIG_MODNET50 1 /* on an ModNET50 Board */
43 #undef CONFIG_USE_IRQ /* don't need them anymore */
46 * Size of malloc() pool
48 #define CFG_MALLOC_LEN (CFG_ENV_SIZE + 128*1024)
49 #define CFG_GBL_DATA_SIZE 128
54 #define CONFIG_DRIVER_NETARMETH 1
57 * select serial console configuration
59 #define CONFIG_SERIAL1 1 /* we use Serial line 1 */
61 /* allow to overwrite serial and ethaddr */
62 #define CONFIG_ENV_OVERWRITE
64 #define CONFIG_BAUDRATE 38400
66 #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT|CONFIG_BOOTP_BOOTFILESIZE)
68 #define CONFIG_COMMANDS ((CONFIG_CMD_DFL | CFG_CMD_JFFS2))
70 /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
71 #include <cmd_confdefs.h>
73 #define CONFIG_NETMASK 255.255.255.0
74 #define CONFIG_IPADDR 192.168.30.2
75 #define CONFIG_SERVERIP 192.168.30.122
76 #define CFG_ETH_PHY_ADDR 0x100
77 #define CONFIG_CMDLINE_TAG /* submit bootargs to kernel */
79 /*#define CONFIG_BOOTDELAY 10*/
80 /* args and cmd for uClinux-image @ 0x10020000, ramdisk-image @ 0x100a0000 */
81 #define CONFIG_BOOTCOMMAND "bootm 0x10020000 0x100a0000"
82 #define CONFIG_BOOTARGS "console=ttyS0,38400 initrd=0x100a0040,530K root=/dev/ram keepinitrd"
84 #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
85 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
86 #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
90 * Miscellaneous configurable options
92 #define CFG_LONGHELP /* undef to save memory */
93 #define CFG_PROMPT "modnet50 # " /* Monitor Command Prompt */
94 #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
95 #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
96 #define CFG_MAXARGS 16 /* max number of command args */
97 #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
99 #define CFG_MEMTEST_START 0x00400000 /* memtest works on */
100 #define CFG_MEMTEST_END 0x00800000 /* 4 ... 8 MB in DRAM */
102 #undef CFG_CLKS_IN_HZ /* everything, incl board info, in Hz */
104 #define CFG_LOAD_ADDR 0x00500000 /* default load address */
106 #define CFG_HZ 900 /* decrementer freq: 2 kHz */
108 /* valid baudrates */
109 #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
111 /*-----------------------------------------------------------------------
114 * The stack sizes are set up in start.S using the settings below
116 #define CONFIG_STACKSIZE (128*1024) /* regular stack */
117 #ifdef CONFIG_USE_IRQ
118 #define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
119 #define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
122 /*-----------------------------------------------------------------------
123 * Physical Memory Map
125 #define CONFIG_NR_DRAM_BANKS 1 /* we have 1 banks of DRAM */
126 #define PHYS_SDRAM_1 0x00000000 /* SDRAM Bank #1 */
127 #define PHYS_SDRAM_1_SIZE 0x01000000 /* 16 MB */
128 #define PHYS_SDRAM_2 0x01000000 /* SDRAM Bank #1 */
129 #define PHYS_SDRAM_2_SIZE 0x01000000 /* 16 MB */
131 #define PHYS_FLASH_1 0x10000000 /* Flash Bank #1 */
132 #define PHYS_FLASH_1_SIZE 0x00200000 /* 2 MB (one chip only, 16bit access) */
134 #define PHYS_FLASH_2 0x10200001
135 #define PHYS_FLASH_2_SIZE 0x00200000
137 #define CONFIG_NETARM_EEPROM
138 /* #ifdef CONFIG_NETARM_EEPROM */
139 #define PHYS_NVRAM_1 0x20000000 /* EEPROM Bank #1 */
140 #define PHYS_NVRAM_SIZE 0x00002000 /* 8 KB */
143 #define PHYS_EXT_1 0x30000000 /* Extensions Bank #1 */
144 #define PHYS_EXT_SIZE 0x01000000 /* 32 MB memory mapped I/O */
146 #define CFG_FLASH_BASE PHYS_FLASH_1
147 #define CFG_FLASH_SIZE PHYS_FLASH_1_SIZE
149 /*-----------------------------------------------------------------------
150 * FLASH and environment organization
152 #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
153 #define CFG_MAX_FLASH_SECT 35 /* max number of sectors on one chip */
154 #define CFG_MAIN_SECT_SIZE 0x00010000 /* main size of sectors on one chip */
156 /* timeout values are in ticks */
157 #define CFG_FLASH_ERASE_TOUT (2*CFG_HZ) /* Timeout for Flash Erase */
158 #define CFG_FLASH_WRITE_TOUT (2*CFG_HZ) /* Timeout for Flash Write */
160 /* environment settings */
161 #define CFG_ENV_IS_IN_FLASH
162 #undef CFG_ENV_IS_NOWHERE
164 #define CFG_ENV_ADDR 0x1001C000 /* environment start address */
165 #define CFG_ENV_SECT_SIZE 0x10000 /* Total Size of Environment Sector */
166 #define CFG_ENV_SIZE 0x4000 /* max size for environment */
168 /* Flash banks JFFS2 should use */
169 #define CFG_JFFS2_FIRST_BANK 0
170 #define CFG_JFFS2_FIRST_SECTOR 8
171 #define CFG_JFFS2_NUM_BANKS 2
173 #endif /* __CONFIG_H */