2 * Copyright (C) 2011 Ilya Yanok, Emcraft Systems
4 * Based on omap3_evm_config.h
6 * SPDX-License-Identifier: GPL-2.0+
13 * High Level Configuration Options
16 #define CONFIG_MACH_TYPE MACH_TYPE_MCX
18 #define CONFIG_EMIF4 /* The chip has EMIF4 controller */
20 #include <asm/arch/cpu.h> /* get chip and board defs */
21 #include <asm/arch/omap.h>
24 * Leave it at 0x80008000 to allow booting new u-boot.bin with X-loader
25 * and older u-boot.bin with the new U-Boot SPL.
27 #define CONFIG_SYS_TEXT_BASE 0x80008000
30 #define V_OSCK 26000000 /* Clock output from T2 */
31 #define V_SCLK (V_OSCK >> 1)
33 #define CONFIG_MISC_INIT_R
35 #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
36 #define CONFIG_SETUP_MEMORY_TAGS
37 #define CONFIG_INITRD_TAG
38 #define CONFIG_REVISION_TAG
41 * Size of malloc() pool
43 #define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB sector */
44 #define CONFIG_SYS_MALLOC_LEN (1024 << 10)
48 #define CONFIG_SYS_CS0_SIZE (256 * 1024 * 1024)
55 * NS16550 Configuration
57 #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
59 #define CONFIG_SYS_NS16550_SERIAL
60 #define CONFIG_SYS_NS16550_REG_SIZE (-4)
61 #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
64 * select serial console configuration
66 #define CONFIG_CONS_INDEX 3
67 #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
68 #define CONFIG_SERIAL3 3 /* UART3 */
70 /* allow to overwrite serial and ethaddr */
71 #define CONFIG_ENV_OVERWRITE
72 #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
76 #define CONFIG_OMAP3_GPIO_2
77 #define CONFIG_OMAP3_GPIO_5
78 #define CONFIG_USB_EHCI
79 #define CONFIG_USB_EHCI_OMAP
80 #define CONFIG_OMAP_EHCI_PHY1_RESET_GPIO 57
81 #define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 3
82 #define CONFIG_USB_HOST_ETHER
83 #define CONFIG_USB_ETHER_ASIX
84 #define CONFIG_USB_ETHER_MCS7830
86 /* commands to include */
87 #define CONFIG_CMD_JFFS2 /* JFFS2 Support */
89 #define CONFIG_CMD_NAND /* NAND support */
90 #define CONFIG_CMD_UBIFS
93 #define CONFIG_MTD_PARTITIONS
94 #define CONFIG_MTD_DEVICE
95 #define CONFIG_CMD_MTDPARTS
97 #define CONFIG_SYS_I2C
98 #define CONFIG_SYS_OMAP24_I2C_SPEED 100000
99 #define CONFIG_SYS_OMAP24_I2C_SLAVE 1
100 #define CONFIG_SYS_I2C_OMAP34XX
103 #define CONFIG_RTC_DS1337
104 #define CONFIG_SYS_I2C_RTC_ADDR 0x68
109 #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
111 #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
115 #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of */
117 #define CONFIG_JFFS2_NAND
118 /* nand device jffs2 lives on */
119 #define CONFIG_JFFS2_DEV "nand0"
120 /* start of jffs2 partition */
121 #define CONFIG_JFFS2_PART_OFFSET 0x680000
122 #define CONFIG_JFFS2_PART_SIZE 0xf980000 /* sz of jffs2 part */
124 /* Environment information */
126 #define CONFIG_BOOTFILE "uImage"
128 /* Setup MTD for NAND on the SOM */
129 #define MTDIDS_DEFAULT "nand0=omap2-nand.0"
130 #define MTDPARTS_DEFAULT "mtdparts=omap2-nand.0:512k(MLO)," \
131 "1m(u-boot),256k(env1)," \
132 "256k(env2),6m(kernel),6m(k_recovery)," \
133 "8m(fs_recovery),-(common_data)"
135 #define CONFIG_HOSTNAME mcx
136 #define CONFIG_EXTRA_ENV_SETTINGS \
137 "adddbg=setenv bootargs ${bootargs} trace_buf_size=64M\0" \
138 "adddebug=setenv bootargs ${bootargs} earlyprintk=serial\0" \
139 "addeth=setenv bootargs ${bootargs} ethaddr=${ethaddr}\0" \
140 "addfb=setenv bootargs ${bootargs} vram=6M " \
141 "omapfb.vram=1:2M,2:2M,3:2M omapdss.def_disp=lcd\0" \
142 "addip_sta=setenv bootargs ${bootargs} " \
143 "ip=${ipaddr}:${serverip}:${gatewayip}:" \
144 "${netmask}:${hostname}:eth0:off\0" \
145 "addip_dyn=setenv bootargs ${bootargs} ip=dhcp\0" \
146 "addip=if test -n ${ipdyn};then run addip_dyn;" \
147 "else run addip_sta;fi\0" \
148 "addmisc=setenv bootargs ${bootargs} ${misc}\0" \
149 "addtty=setenv bootargs ${bootargs} " \
150 "console=${consoledev},${baudrate}\0" \
151 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
152 "baudrate=115200\0" \
153 "consoledev=ttyO2\0" \
154 "hostname=" __stringify(CONFIG_HOSTNAME) "\0" \
155 "loadaddr=0x82000000\0" \
156 "load=tftp ${loadaddr} ${u-boot}\0" \
157 "load_k=tftp ${loadaddr} ${bootfile}\0" \
158 "loaduimage=fatload mmc 0 ${loadaddr} uImage\0" \
159 "loadmlo=tftp ${loadaddr} ${mlo}\0" \
160 "mlo=" __stringify(CONFIG_HOSTNAME) "/MLO\0" \
161 "mmcargs=root=/dev/mmcblk0p2 rw " \
162 "rootfstype=ext3 rootwait\0" \
163 "mmcboot=echo Booting from mmc ...; " \
165 "run addip addtty addmtd addfb addeth addmisc;" \
167 "bootm ${loadaddr}\0" \
168 "net_nfs=run load_k; " \
170 "run addip addtty addmtd addfb addeth addmisc;" \
171 "bootm ${loadaddr}\0" \
172 "nfsargs=setenv bootargs root=/dev/nfs rw " \
173 "nfsroot=${serverip}:${rootpath}\0" \
174 "u-boot=" __stringify(CONFIG_HOSTNAME) "/u-boot.img\0" \
175 "uboot_addr=0x80000\0" \
176 "update=nandecc sw;nand erase ${uboot_addr} 100000;" \
177 "nand write ${loadaddr} ${uboot_addr} 80000\0" \
178 "updatemlo=nandecc hw;nand erase 0 20000;" \
179 "nand write ${loadaddr} 0 20000\0" \
180 "upd=if run load;then echo Updating u-boot;if run update;" \
181 "then echo U-Boot updated;" \
182 "else echo Error updating u-boot !;" \
183 "echo Board without bootloader !!;" \
185 "else echo U-Boot not downloaded..exiting;fi\0" \
186 "loadbootscript=fatload mmc 0 ${loadaddr} boot.scr\0" \
187 "bootscript=echo Running bootscript from mmc ...; " \
188 "source ${loadaddr}\0" \
189 "nandargs=setenv bootargs ubi.mtd=7 " \
190 "root=ubi0:rootfs rootfstype=ubifs\0" \
191 "nandboot=echo Booting from nand ...; " \
193 "ubi part nand0,4;" \
194 "ubi readvol ${loadaddr} kernel;" \
195 "run addtty addmtd addfb addeth addmisc;" \
196 "bootm ${loadaddr}\0" \
197 "preboot=ubi part nand0,7;" \
198 "ubi readvol ${loadaddr} splash;" \
199 "bmp display ${loadaddr};" \
201 "swupdate_args=setenv bootargs root=/dev/ram " \
202 "quiet loglevel=1 " \
203 "consoleblank=0 ${swupdate_misc}\0" \
204 "swupdate=echo Running Sw-Update...;" \
205 "if printenv mtdparts;then echo Starting SwUpdate...; " \
206 "else mtdparts default;fi; " \
207 "ubi part nand0,5;" \
208 "ubi readvol 0x82000000 kernel_recovery;" \
209 "ubi part nand0,6;" \
210 "ubi readvol 0x84000000 fs_recovery;" \
211 "run swupdate_args; " \
212 "setenv bootargs ${bootargs} " \
214 "vram=6M omapfb.vram=1:2M,2:2M,3:2M " \
215 "omapdss.def_disp=lcd;" \
216 "bootm 0x82000000 0x84000000\0" \
217 "bootcmd=mmc rescan;if fatload mmc 0 82000000 loadbootscr.scr;" \
218 "then source 82000000;else run nandboot;fi\0"
220 #define CONFIG_AUTO_COMPLETE
221 #define CONFIG_CMDLINE_EDITING
224 * Miscellaneous configurable options
226 #define CONFIG_SYS_LONGHELP /* undef to save memory */
227 #define CONFIG_SYS_CBSIZE 1024/* Console I/O Buffer Size */
228 /* Print Buffer Size */
229 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
230 sizeof(CONFIG_SYS_PROMPT) + 16)
231 #define CONFIG_SYS_MAXARGS 16 /* max number of command */
233 /* Boot Argument Buffer Size */
234 #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
235 /* memtest works on */
236 #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0)
237 #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
238 0x01F00000) /* 31MB */
240 #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */
242 #define CONFIG_PREBOOT
245 * AM3517 has 12 GP timers, they can be driven by the system clock
246 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
247 * This rate is divided by a local divisor.
249 #define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2
250 #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
253 * Physical Memory Map
255 #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
256 #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
257 #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
260 * FLASH and environment organization
263 /* **** PISMO SUPPORT *** */
265 #define CONFIG_SYS_NAND_BUSWIDTH_16BIT
266 #define CONFIG_NAND_OMAP_GPMC
267 #define CONFIG_NAND_OMAP_GPMC_PREFETCH
268 #define CONFIG_ENV_IS_IN_NAND
269 #define SMNAND_ENV_OFFSET 0x180000 /* environment starts here */
271 /* Redundant Environment */
272 #define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB */
273 #define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET
274 #define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
275 #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + \
276 2 * CONFIG_SYS_ENV_SECT_SIZE)
277 #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
279 /* Flash banks JFFS2 should use */
280 #define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \
281 CONFIG_SYS_MAX_NAND_DEVICE)
282 #define CONFIG_SYS_JFFS2_MEM_NAND
283 /* use flash_info[2] */
284 #define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS
285 #define CONFIG_SYS_JFFS2_NUM_BANKS 1
287 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
288 #define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
289 #define CONFIG_SYS_INIT_RAM_SIZE 0x800
290 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
291 CONFIG_SYS_INIT_RAM_SIZE - \
292 GENERATED_GBL_DATA_SIZE)
294 /* Defines for SPL */
295 #define CONFIG_SPL_FRAMEWORK
296 #define CONFIG_SPL_BOARD_INIT
297 #define CONFIG_SPL_NAND_SIMPLE
299 #define CONFIG_SPL_NAND_BASE
300 #define CONFIG_SPL_NAND_DRIVERS
301 #define CONFIG_SPL_NAND_ECC
302 #define CONFIG_SPL_LDSCRIPT "arch/arm/mach-omap2/u-boot-spl.lds"
304 #define CONFIG_SPL_TEXT_BASE 0x40200000 /*CONFIG_SYS_SRAM_START*/
305 #define CONFIG_SPL_MAX_SIZE (54 * 1024) /* 8 KB for stack */
306 #define CONFIG_SPL_STACK LOW_LEVEL_SRAM_STACK
308 /* move malloc and bss high to prevent clashing with the main image */
309 #define CONFIG_SYS_SPL_MALLOC_START 0x8f000000
310 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x80000
311 #define CONFIG_SPL_BSS_START_ADDR 0x8f080000 /* end of RAM */
312 #define CONFIG_SPL_BSS_MAX_SIZE 0x80000
314 #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
315 #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
317 /* NAND boot config */
318 #define CONFIG_SYS_NAND_PAGE_COUNT 64
319 #define CONFIG_SYS_NAND_PAGE_SIZE 2048
320 #define CONFIG_SYS_NAND_OOBSIZE 64
321 #define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024)
322 #define CONFIG_SYS_NAND_5_ADDR_CYCLE
323 #define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
324 #define CONFIG_SYS_NAND_ECCPOS {40, 41, 42, 43, 44, 45, 46, 47,\
325 48, 49, 50, 51, 52, 53, 54, 55,\
326 56, 57, 58, 59, 60, 61, 62, 63}
327 #define CONFIG_SYS_NAND_ECCSIZE 256
328 #define CONFIG_SYS_NAND_ECCBYTES 3
329 #define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_SW
330 #define CONFIG_SPL_NAND_SOFTECC
332 #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
334 #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
340 #if defined(CONFIG_CMD_NET)
341 #define CONFIG_DRIVER_TI_EMAC
342 #define CONFIG_DRIVER_TI_EMAC_USE_RMII
344 #define CONFIG_BOOTP_DNS
345 #define CONFIG_BOOTP_DNS2
346 #define CONFIG_BOOTP_SEND_HOSTNAME
347 #define CONFIG_NET_RETRY_COUNT 10
350 #define CONFIG_SPLASH_SCREEN
351 #define CONFIG_VIDEO_BMP_RLE8
352 #define CONFIG_VIDEO_OMAP3
354 #endif /* __CONFIG_H */