2 * Based on Modifications by Alan Lu / Artila and
3 * Rick Bronson <rick@efn.org>
5 * Configuration settings for the Artila M-501 starter kit,
6 * with V02 processor card.
8 * See file CREDITS for list of people who contributed to this
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
30 /* ARM asynchronous clock */
31 /* from 18.432 MHz crystal (18432000 / 4 * 39) */
32 #define AT91C_MAIN_CLOCK 179712000
33 /* Perip clock (AT91C_MASTER_CLOCK / 3) */
34 #define AT91C_MASTER_CLOCK 59904000
35 #define AT91_SLOW_CLOCK 32768 /* slow clock */
37 #define CONFIG_AT91RM9200DK 1 /* on an AT91RM9200DK Board */
38 #undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
39 #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
40 #define CONFIG_SETUP_MEMORY_TAGS 1
41 #define CONFIG_INITRD_TAG 1
43 #define CONFIG_MENUPROMPT "."
46 * Size of malloc() pool
48 #define CFG_MALLOC_LEN (CFG_ENV_SIZE + 128*1024)
49 #define CFG_GBL_DATA_SIZE 128 /* Bytes reserved for initial data */
51 #define CONFIG_BAUDRATE 115200
53 /* Hardcode so no __divsi3 : AT91C_MASTER_CLOCK / baudrate / 16 */
54 #define CFG_AT91C_BRGR_DIVISOR 33
59 #define CFG_FLASH_CFI 1
60 #define CFG_FLASH_CFI_DRIVER 1
61 #define CFG_ENV_SECT_SIZE 0x20000
62 #define CFG_FLASH_USE_BUFFER_WRITE
63 #define CFG_FLASH_PROTECTION /*for Intel P30 Flash*/
64 #define CONFIG_HARD_I2C
65 #define CFG_I2C_SPEED 100
66 #define CFG_I2C_SLAVE 0
67 #define CFG_CONSOLE_INFO_QUIET
68 #undef CFG_ENV_IS_IN_EEPROM
69 #define CFG_I2C_EEPROM_ADDR 0x50
70 #define CFG_I2C_EEPROM_ADDR_LEN 1
71 #define CFG_EEPROM_AT24C16
72 #define CFG_I2C_RTC_ADDR 0x32
73 #undef CONFIG_RTC_DS1338
74 #define CONFIG_RTC_RS5C372A
77 #define CONFIG_CMC_PU2
79 /* define one of these to choose the DBGU, USART0 or USART1 as console */
84 #undef CONFIG_HWFLOW /* don't include RTS/CTS flow control support */
85 #undef CONFIG_MODEM_SUPPORT /* disable modem initialization stuff */
87 #define CONFIG_BOOTARGS "mem=32M console=ttyS0,115200 " \
88 "initrd=0x20800000,8192000 ramdisk_size=15360 " \
89 "root=/dev/ram0 rw mtdparts=phys_mapped_flash:" \
90 "128k(loader)ro,128k(reserved)ro,1408k(linux)" \
91 "ro,2560k(ramdisk)ro,-(userdisk)"
92 #define CONFIG_BOOTCOMMAND "bootm 10040000 101a0000"
93 #define CONFIG_BOOTDELAY 1
94 #define CONFIG_BAUDRATE 115200
95 #define CONFIG_IPADDR 192.168.1.100
96 #define CONFIG_SERVERIP 192.168.1.1
97 #define CONFIG_GATEWAYIP 192.168.1.254
98 #define CONFIG_NETMASK 255.255.255.0
99 #define CONFIG_BOOTFILE uImage
100 #define CONFIG_ETHADDR 00:13:48:aa:bb:cc
101 #define CONFIG_ENV_OVERWRITE 1
102 #define BOARD_LATE_INIT
104 #define CONFIG_EXTRA_ENV_SETTINGS \
107 #define CONFIG_CMD_JFFS2
108 #undef CONFIG_CMD_EEPROM
109 #define CONFIG_CMD_NET
110 #define CONFIG_CMD_RUN
111 #define CONFIG_CMD_DHCP
112 #define CONFIG_CMD_MEMORY
113 #define CONFIG_CMD_PING
114 #define CONFIG_CMD_SDRAM
115 #define CONFIG_CMD_DIAG
116 #define CONFIG_CMD_I2C
117 #define CONFIG_CMD_DATE
118 #define CONFIG_CMD_POST
119 #define CONFIG_CMD_MISC
120 #define CONFIG_CMD_LOADS
121 #define CONFIG_CMD_IMI
122 #define CONFIG_CMD_NFS
123 #define CONFIG_CMD_FLASH
124 #define CONFIG_CMD_ENV
126 #define CFG_HUSH_PARSER
127 #define CONFIG_AUTO_COMPLETE
128 #define CFG_PROMPT_HUSH_PS2 ">>"
130 #define CFG_MAX_NAND_DEVICE 0 /* Max number of NAND devices */
131 #define SECTORSIZE 512
133 #define ADDR_COLUMN 1
135 #define ADDR_COLUMN_PAGE 3
137 #define CONFIG_NR_DRAM_BANKS 1
138 #define PHYS_SDRAM 0x20000000
139 #define PHYS_SDRAM_SIZE 0x2000000 /* 32 megs */
141 #define CFG_MEMTEST_START 0x21000000 /* PHYS_SDRAM */
142 /* CFG_MEMTEST_START + PHYS_SDRAM_SIZE - 262144 */
143 #define CFG_MEMTEST_END 0x00100000
145 #define CONFIG_DRIVER_ETHER
146 #define CONFIG_NET_RETRY_COUNT 20
147 #define CONFIG_AT91C_USE_RMII
149 #define PHYS_FLASH_1 0x10000000
150 #define PHYS_FLASH_SIZE 0x800000 /* 8 megs main flash */
151 #define CFG_FLASH_BASE PHYS_FLASH_1
152 #define CFG_MAX_FLASH_BANKS 1
153 #define CFG_MAX_FLASH_SECT 256
154 #define CFG_FLASH_ERASE_TOUT (2*CFG_HZ) /* Timeout for Flash Erase */
155 #define CFG_FLASH_WRITE_TOUT (2*CFG_HZ) /* Timeout for Flash Write */
157 #ifdef CFG_ENV_IS_IN_DATAFLASH
158 #define CFG_ENV_OFFSET 0x20000
159 #define CFG_ENV_ADDR (CFG_DATAFLASH_LOGIC_ADDR_CS0 + CFG_ENV_OFFSET)
160 #define CFG_ENV_SIZE 0x2000
162 #define CFG_ENV_IS_IN_FLASH
163 #define CFG_ENV_ADDR (PHYS_FLASH_1 + 0x00020000)
164 #define CFG_ENV_SIZE 2048
167 #ifdef CFG_ENV_IS_IN_EEPROM
168 #define CFG_ENV_OFFSET 1024
169 #define CFG_ENV_SIZE 1024
172 #define CFG_LOAD_ADDR 0x21000000 /* default load address */
174 /* use for protect flash sectors */
175 #define CFG_BOOT_SIZE 0x6000 /* 24 KBytes */
176 #define CFG_U_BOOT_BASE (PHYS_FLASH_1 + 0x10000)
177 #define CFG_U_BOOT_SIZE 0x10000 /* 64 KBytes */
179 #define CFG_BAUDRATE_TABLE { 115200 , 19200, 38400, 57600, 9600 }
181 #define CFG_PROMPT "U-Boot> " /* Monitor Command Prompt */
182 #define CFG_CBSIZE 512 /* Console I/O Buffer Size */
183 #define CFG_MAXARGS 16 /* max number of command args */
184 /* Print Buffer Size */
185 #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16)
188 #define CFG_HZ_CLOCK AT91C_MASTER_CLOCK/2
190 #define CONFIG_STACKSIZE (32*1024) /* regular stack */
192 #ifdef CONFIG_USE_IRQ
193 #error CONFIG_USE_IRQ not supported