1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright 2018-2021 NXP
9 #include <asm/arch/stream_id_lsch3.h>
10 #include <asm/arch/config.h>
11 #include <asm/arch/soc.h>
13 #define CONFIG_REMAKE_ELF
14 #define CONFIG_FSL_TZPC_BP147
15 #define CONFIG_FSL_MEMAC
17 #define CONFIG_SYS_INIT_SP_ADDR CONFIG_SYS_TEXT_BASE
18 #define CONFIG_SYS_FLASH_BASE 0x20000000
21 #define CONFIG_FSL_DDR_INTERACTIVE /* Interactive debugging */
22 #define CONFIG_SYS_FSL_DDR_INTLV_256B /* force 256 byte interleaving */
23 #define CONFIG_VERY_BIG_RAM
24 #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
25 #define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
26 #define CONFIG_SYS_DDR_BLOCK2_BASE 0x2080000000ULL
27 #define CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS 2
28 #define CONFIG_SYS_SDRAM_SIZE 0x200000000UL
29 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
30 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
31 #define SPD_EEPROM_ADDRESS1 0x51
32 #define SPD_EEPROM_ADDRESS2 0x52
33 #define SPD_EEPROM_ADDRESS3 0x53
34 #define SPD_EEPROM_ADDRESS4 0x54
35 #define SPD_EEPROM_ADDRESS5 0x55
36 #define SPD_EEPROM_ADDRESS6 0x56
37 #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
38 #define CONFIG_SYS_SPD_BUS_NUM 0 /* SPD on I2C bus 0 */
39 #define CONFIG_DIMM_SLOTS_PER_CTLR 2
40 #define CONFIG_CHIP_SELECTS_PER_CTRL 4
41 #define CONFIG_FSL_DDR_BIST /* enable built-in memory test */
42 #define CONFIG_SYS_MONITOR_LEN (936 * 1024)
44 /* Miscellaneous configurable options */
47 #define CPU_RELEASE_ADDR secondary_boot_addr
49 /* Generic Timer Definitions */
51 * This is not an accurate number. It is used in start.S. The frequency
52 * will be udpated later when get_bus_freq(0) is available.
55 #define COUNTER_FREQUENCY 25000000 /* 25MHz */
58 #define CONFIG_PL01X_SERIAL
59 #define CONFIG_PL011_CLOCK (get_bus_freq(0) / 4)
60 #define CONFIG_SYS_SERIAL0 0x21c0000
61 #define CONFIG_SYS_SERIAL1 0x21d0000
62 #define CONFIG_SYS_SERIAL2 0x21e0000
63 #define CONFIG_SYS_SERIAL3 0x21f0000
64 /*below might needs to be removed*/
65 #define CONFIG_PL01x_PORTS {(void *)CONFIG_SYS_SERIAL0, \
66 (void *)CONFIG_SYS_SERIAL1, \
67 (void *)CONFIG_SYS_SERIAL2, \
68 (void *)CONFIG_SYS_SERIAL3 }
71 #define CONFIG_SYS_LS_MC_DPC_MAX_LENGTH 0x20000
72 #define CONFIG_SYS_LS_MC_DRAM_DPC_OFFSET 0x00F00000
73 #define CONFIG_SYS_LS_MC_DPL_MAX_LENGTH 0x20000
74 #define CONFIG_SYS_LS_MC_DRAM_DPL_OFFSET 0x00F20000
75 #define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
77 /* Define phy_reset function to boot the MC based on mcinitcmd.
78 * This happens late enough to properly fixup u-boot env MAC addresses.
80 #define CONFIG_RESET_PHY_R
83 * Carve out a DDR region which will not be used by u-boot/Linux
85 * It will be used by MC and Debug Server. The MC region must be
86 * 512MB aligned, so the min size to hide is 512MB.
88 #ifdef CONFIG_FSL_MC_ENET
89 #define CONFIG_SYS_LS_MC_DRAM_BLOCK_MIN_SIZE (256UL * 1024 * 1024)
92 /* I2C bus multiplexer */
93 #define I2C_MUX_PCA_ADDR_PRI 0x77 /* Primary Mux*/
94 #define I2C_MUX_CH_DEFAULT 0x8
98 #define CONFIG_SYS_I2C_RTC_ADDR 0x51 /* Channel 3*/
101 #define CONFIG_SYS_I2C_EEPROM_NXID
102 #define CONFIG_SYS_EEPROM_BUS_NUM 0
105 #define CONFIG_FSL_QIXIS
106 #define CONFIG_QIXIS_I2C_ACCESS
107 #define CONFIG_SYS_I2C_FPGA_ADDR 0x66
111 #define CONFIG_SYS_PCI_64BIT
112 #define CONFIG_PCI_SCAN_SHOW
118 #define CONFIG_SCSI_AHCI_PLAT
119 #define CONFIG_SYS_SATA1 AHCI_BASE_ADDR1
120 #define CONFIG_SYS_SATA2 AHCI_BASE_ADDR2
121 #define CONFIG_SYS_SCSI_MAX_SCSI_ID 1
122 #define CONFIG_SYS_SCSI_MAX_LUN 1
123 #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
124 CONFIG_SYS_SCSI_MAX_LUN)
128 #ifdef CONFIG_USB_HOST
129 #ifndef CONFIG_TARGET_LX2162AQDS
130 #define CONFIG_USB_MAX_CONTROLLER_COUNT 2
135 #ifdef CONFIG_DM_GPIO
136 #ifndef CONFIG_MPC8XXX_GPIO
137 #define CONFIG_MPC8XXX_GPIO
142 unsigned long get_board_sys_clk(void);
145 #define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
146 #define COUNTER_FREQUENCY_REAL (CONFIG_SYS_CLK_FREQ / 4)
148 #define CONFIG_HWCONFIG
149 #define HWCONFIG_BUFFER_SIZE 128
151 /* Monitor Command Prompt */
152 #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
153 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
154 sizeof(CONFIG_SYS_PROMPT) + 16)
155 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot args buffer */
156 #define CONFIG_SYS_MAXARGS 64 /* max command args */
158 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
160 /* Initial environment variables */
161 #define XSPI_MC_INIT_CMD \
163 "sf read 0x80640000 0x640000 0x80000 && " \
164 "sf read $fdt_addr_r 0xf00000 0x100000 && " \
165 "env exists secureboot && " \
166 "esbc_validate 0x80640000 && " \
167 "esbc_validate 0x80680000; " \
168 "sf read 0x80a00000 0xa00000 0x300000 && " \
169 "sf read 0x80e00000 0xe00000 0x100000; " \
170 "fsl_mc start mc 0x80a00000 0x80e00000\0"
172 #define SD_MC_INIT_CMD \
173 "mmc read 0x80a00000 0x5000 0x1200;" \
174 "mmc read 0x80e00000 0x7000 0x800;" \
175 "mmc read $fdt_addr_r 0x7800 0x800;" \
176 "env exists secureboot && " \
177 "mmc read 0x80640000 0x3200 0x20 && " \
178 "mmc read 0x80680000 0x3400 0x20 && " \
179 "esbc_validate 0x80640000 && " \
180 "esbc_validate 0x80680000 ;" \
181 "fsl_mc start mc 0x80a00000 0x80e00000\0"
183 #define SD2_MC_INIT_CMD \
184 "mmc dev 1; mmc read 0x80a00000 0x5000 0x1200;" \
185 "mmc read 0x80e00000 0x7000 0x800;" \
186 "mmc read $fdt_addr_r 0x7800 0x800;" \
187 "env exists secureboot && " \
188 "mmc read 0x80640000 0x3200 0x20 && " \
189 "mmc read 0x80680000 0x3400 0x20 && " \
190 "esbc_validate 0x80640000 && " \
191 "esbc_validate 0x80680000 ;" \
192 "fsl_mc start mc 0x80a00000 0x80e00000\0"
194 #define EXTRA_ENV_SETTINGS \
195 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
196 "ramdisk_addr=0x800000\0" \
197 "ramdisk_size=0x2000000\0" \
198 "fdt_high=0xa0000000\0" \
199 "initrd_high=0xffffffffffffffff\0" \
200 "fdt_addr=0x64f00000\0" \
201 "kernel_start=0x1000000\0" \
202 "kernelheader_start=0x600000\0" \
203 "scriptaddr=0x80000000\0" \
204 "scripthdraddr=0x80080000\0" \
205 "fdtheader_addr_r=0x80100000\0" \
206 "kernelheader_addr_r=0x80200000\0" \
207 "kernel_addr_r=0x81000000\0" \
208 "kernelheader_size=0x40000\0" \
209 "fdt_addr_r=0x90000000\0" \
210 "load_addr=0xa0000000\0" \
211 "kernel_size=0x2800000\0" \
212 "kernel_addr_sd=0x8000\0" \
213 "kernelhdr_addr_sd=0x3000\0" \
214 "kernel_size_sd=0x14000\0" \
215 "kernelhdr_size_sd=0x20\0" \
216 "console=ttyAMA0,38400n8\0" \
218 "mcmemsize=0x70000000\0" \
220 "scan_dev_for_boot_part=" \
221 "part list ${devtype} ${devnum} devplist; " \
222 "env exists devplist || setenv devplist 1; " \
223 "for distro_bootpart in ${devplist}; do " \
224 "if fstype ${devtype} " \
225 "${devnum}:${distro_bootpart} " \
226 "bootfstype; then " \
227 "run scan_dev_for_boot; " \
231 "load ${devtype} ${devnum}:${distro_bootpart} " \
232 "${scriptaddr} ${prefix}${script}; " \
233 "env exists secureboot && load ${devtype} " \
234 "${devnum}:${distro_bootpart} " \
235 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
236 "&& esbc_validate ${scripthdraddr};" \
237 "source ${scriptaddr}\0"
239 #define XSPI_NOR_BOOTCOMMAND \
241 "sf read 0x806c0000 0x6c0000 0x40000; " \
242 "env exists mcinitcmd && env exists secureboot" \
243 " && esbc_validate 0x806c0000; " \
244 "sf read 0x80d00000 0xd00000 0x100000; " \
245 "env exists mcinitcmd && " \
246 "fsl_mc lazyapply dpl 0x80d00000; " \
247 "run distro_bootcmd;run xspi_bootcmd; " \
248 "env exists secureboot && esbc_halt;"
250 #define SD_BOOTCOMMAND \
251 "env exists mcinitcmd && mmcinfo; " \
252 "mmc read 0x80d00000 0x6800 0x800; " \
253 "env exists mcinitcmd && env exists secureboot " \
254 " && mmc read 0x806C0000 0x3600 0x20 " \
255 "&& esbc_validate 0x806C0000;env exists mcinitcmd " \
256 "&& fsl_mc lazyapply dpl 0x80d00000;" \
257 "run distro_bootcmd;run sd_bootcmd;" \
258 "env exists secureboot && esbc_halt;"
260 #define SD2_BOOTCOMMAND \
261 "mmc dev 1; env exists mcinitcmd && mmcinfo; " \
262 "mmc read 0x80d00000 0x6800 0x800; " \
263 "env exists mcinitcmd && env exists secureboot " \
264 " && mmc read 0x806C0000 0x3600 0x20 " \
265 "&& esbc_validate 0x806C0000;env exists mcinitcmd " \
266 "&& fsl_mc lazyapply dpl 0x80d00000;" \
267 "run distro_bootcmd;run sd2_bootcmd;" \
268 "env exists secureboot && esbc_halt;"
270 #define BOOT_TARGET_DEVICES(func) \
274 func(SCSI, scsi, 0) \
276 #include <config_distro_bootcmd.h>
278 #endif /* __LX2_COMMON_H */