1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright 2018-2021 NXP
9 #include <asm/arch/stream_id_lsch3.h>
10 #include <asm/arch/config.h>
11 #include <asm/arch/soc.h>
13 #define CONFIG_FSL_MEMAC
15 #define CONFIG_SYS_INIT_SP_ADDR CONFIG_SYS_TEXT_BASE
16 #define CONFIG_SYS_FLASH_BASE 0x20000000
19 #define CONFIG_SYS_FSL_DDR_INTLV_256B /* force 256 byte interleaving */
20 #define CONFIG_VERY_BIG_RAM
21 #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
22 #define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
23 #define CONFIG_SYS_DDR_BLOCK2_BASE 0x2080000000ULL
24 #define CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS 2
25 #define CONFIG_SYS_SDRAM_SIZE 0x200000000UL
26 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
27 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
28 #define SPD_EEPROM_ADDRESS1 0x51
29 #define SPD_EEPROM_ADDRESS2 0x52
30 #define SPD_EEPROM_ADDRESS3 0x53
31 #define SPD_EEPROM_ADDRESS4 0x54
32 #define SPD_EEPROM_ADDRESS5 0x55
33 #define SPD_EEPROM_ADDRESS6 0x56
34 #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
35 #define CONFIG_SYS_SPD_BUS_NUM 0 /* SPD on I2C bus 0 */
36 #define CONFIG_DIMM_SLOTS_PER_CTLR 2
37 #define CONFIG_CHIP_SELECTS_PER_CTRL 4
38 #define CONFIG_SYS_MONITOR_LEN (936 * 1024)
40 /* Miscellaneous configurable options */
43 #define CPU_RELEASE_ADDR secondary_boot_addr
45 /* Generic Timer Definitions */
47 * This is not an accurate number. It is used in start.S. The frequency
48 * will be udpated later when get_bus_freq(0) is available.
51 #define COUNTER_FREQUENCY 25000000 /* 25MHz */
54 #define CONFIG_PL011_CLOCK (get_bus_freq(0) / 4)
55 #define CONFIG_SYS_SERIAL0 0x21c0000
56 #define CONFIG_SYS_SERIAL1 0x21d0000
57 #define CONFIG_SYS_SERIAL2 0x21e0000
58 #define CONFIG_SYS_SERIAL3 0x21f0000
59 /*below might needs to be removed*/
60 #define CONFIG_PL01x_PORTS {(void *)CONFIG_SYS_SERIAL0, \
61 (void *)CONFIG_SYS_SERIAL1, \
62 (void *)CONFIG_SYS_SERIAL2, \
63 (void *)CONFIG_SYS_SERIAL3 }
66 #define CONFIG_SYS_LS_MC_DPC_MAX_LENGTH 0x20000
67 #define CONFIG_SYS_LS_MC_DRAM_DPC_OFFSET 0x00F00000
68 #define CONFIG_SYS_LS_MC_DPL_MAX_LENGTH 0x20000
69 #define CONFIG_SYS_LS_MC_DRAM_DPL_OFFSET 0x00F20000
70 #define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
72 /* Define phy_reset function to boot the MC based on mcinitcmd.
73 * This happens late enough to properly fixup u-boot env MAC addresses.
75 #define CONFIG_RESET_PHY_R
78 * Carve out a DDR region which will not be used by u-boot/Linux
80 * It will be used by MC and Debug Server. The MC region must be
81 * 512MB aligned, so the min size to hide is 512MB.
83 #ifdef CONFIG_FSL_MC_ENET
84 #define CONFIG_SYS_LS_MC_DRAM_BLOCK_MIN_SIZE (256UL * 1024 * 1024)
87 /* I2C bus multiplexer */
88 #define I2C_MUX_PCA_ADDR_PRI 0x77 /* Primary Mux*/
89 #define I2C_MUX_CH_DEFAULT 0x8
93 #define CONFIG_SYS_I2C_RTC_ADDR 0x51 /* Channel 3*/
96 #define CONFIG_SYS_I2C_EEPROM_NXID
97 #define CONFIG_SYS_EEPROM_BUS_NUM 0
100 #define CONFIG_FSL_QIXIS
101 #define CONFIG_QIXIS_I2C_ACCESS
102 #define CONFIG_SYS_I2C_FPGA_ADDR 0x66
106 #define CONFIG_PCI_SCAN_SHOW
112 #define CONFIG_SYS_SATA1 AHCI_BASE_ADDR1
113 #define CONFIG_SYS_SATA2 AHCI_BASE_ADDR2
117 #ifdef CONFIG_USB_HOST
118 #ifndef CONFIG_TARGET_LX2162AQDS
119 #define CONFIG_USB_MAX_CONTROLLER_COUNT 2
123 #define COUNTER_FREQUENCY_REAL (get_board_sys_clk() / 4)
125 #define CONFIG_HWCONFIG
126 #define HWCONFIG_BUFFER_SIZE 128
128 /* Monitor Command Prompt */
129 #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
130 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
131 sizeof(CONFIG_SYS_PROMPT) + 16)
132 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot args buffer */
133 #define CONFIG_SYS_MAXARGS 64 /* max command args */
135 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
137 /* Initial environment variables */
138 #define XSPI_MC_INIT_CMD \
140 "sf read 0x80640000 0x640000 0x80000 && " \
141 "sf read $fdt_addr_r 0xf00000 0x100000 && " \
142 "env exists secureboot && " \
143 "esbc_validate 0x80640000 && " \
144 "esbc_validate 0x80680000; " \
145 "sf read 0x80a00000 0xa00000 0x300000 && " \
146 "sf read 0x80e00000 0xe00000 0x100000; " \
147 "fsl_mc start mc 0x80a00000 0x80e00000\0"
149 #define SD_MC_INIT_CMD \
150 "mmc read 0x80a00000 0x5000 0x1200;" \
151 "mmc read 0x80e00000 0x7000 0x800;" \
152 "mmc read $fdt_addr_r 0x7800 0x800;" \
153 "env exists secureboot && " \
154 "mmc read 0x80640000 0x3200 0x20 && " \
155 "mmc read 0x80680000 0x3400 0x20 && " \
156 "esbc_validate 0x80640000 && " \
157 "esbc_validate 0x80680000 ;" \
158 "fsl_mc start mc 0x80a00000 0x80e00000\0"
160 #define SD2_MC_INIT_CMD \
161 "mmc dev 1; mmc read 0x80a00000 0x5000 0x1200;" \
162 "mmc read 0x80e00000 0x7000 0x800;" \
163 "mmc read $fdt_addr_r 0x7800 0x800;" \
164 "env exists secureboot && " \
165 "mmc read 0x80640000 0x3200 0x20 && " \
166 "mmc read 0x80680000 0x3400 0x20 && " \
167 "esbc_validate 0x80640000 && " \
168 "esbc_validate 0x80680000 ;" \
169 "fsl_mc start mc 0x80a00000 0x80e00000\0"
171 #define EXTRA_ENV_SETTINGS \
172 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
173 "ramdisk_addr=0x800000\0" \
174 "ramdisk_size=0x2000000\0" \
175 "fdt_high=0xa0000000\0" \
176 "initrd_high=0xffffffffffffffff\0" \
177 "fdt_addr=0x64f00000\0" \
178 "kernel_start=0x1000000\0" \
179 "kernelheader_start=0x600000\0" \
180 "scriptaddr=0x80000000\0" \
181 "scripthdraddr=0x80080000\0" \
182 "fdtheader_addr_r=0x80100000\0" \
183 "kernelheader_addr_r=0x80200000\0" \
184 "kernel_addr_r=0x81000000\0" \
185 "kernelheader_size=0x40000\0" \
186 "fdt_addr_r=0x90000000\0" \
187 "load_addr=0xa0000000\0" \
188 "kernel_size=0x2800000\0" \
189 "kernel_addr_sd=0x8000\0" \
190 "kernelhdr_addr_sd=0x3000\0" \
191 "kernel_size_sd=0x14000\0" \
192 "kernelhdr_size_sd=0x20\0" \
193 "console=ttyAMA0,38400n8\0" \
195 "mcmemsize=0x70000000\0" \
197 "scan_dev_for_boot_part=" \
198 "part list ${devtype} ${devnum} devplist; " \
199 "env exists devplist || setenv devplist 1; " \
200 "for distro_bootpart in ${devplist}; do " \
201 "if fstype ${devtype} " \
202 "${devnum}:${distro_bootpart} " \
203 "bootfstype; then " \
204 "run scan_dev_for_boot; " \
208 "load ${devtype} ${devnum}:${distro_bootpart} " \
209 "${scriptaddr} ${prefix}${script}; " \
210 "env exists secureboot && load ${devtype} " \
211 "${devnum}:${distro_bootpart} " \
212 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
213 "&& esbc_validate ${scripthdraddr};" \
214 "source ${scriptaddr}\0"
216 #define XSPI_NOR_BOOTCOMMAND \
218 "sf read 0x806c0000 0x6c0000 0x40000; " \
219 "env exists mcinitcmd && env exists secureboot" \
220 " && esbc_validate 0x806c0000; " \
221 "sf read 0x80d00000 0xd00000 0x100000; " \
222 "env exists mcinitcmd && " \
223 "fsl_mc lazyapply dpl 0x80d00000; " \
224 "run distro_bootcmd;run xspi_bootcmd; " \
225 "env exists secureboot && esbc_halt;"
227 #define SD_BOOTCOMMAND \
228 "env exists mcinitcmd && mmcinfo; " \
229 "mmc read 0x80d00000 0x6800 0x800; " \
230 "env exists mcinitcmd && env exists secureboot " \
231 " && mmc read 0x806C0000 0x3600 0x20 " \
232 "&& esbc_validate 0x806C0000;env exists mcinitcmd " \
233 "&& fsl_mc lazyapply dpl 0x80d00000;" \
234 "run distro_bootcmd;run sd_bootcmd;" \
235 "env exists secureboot && esbc_halt;"
237 #define SD2_BOOTCOMMAND \
238 "mmc dev 1; env exists mcinitcmd && mmcinfo; " \
239 "mmc read 0x80d00000 0x6800 0x800; " \
240 "env exists mcinitcmd && env exists secureboot " \
241 " && mmc read 0x806C0000 0x3600 0x20 " \
242 "&& esbc_validate 0x806C0000;env exists mcinitcmd " \
243 "&& fsl_mc lazyapply dpl 0x80d00000;" \
244 "run distro_bootcmd;run sd2_bootcmd;" \
245 "env exists secureboot && esbc_halt;"
247 #ifdef CONFIG_CMD_USB
248 #define BOOT_TARGET_DEVICES_USB(func) func(USB, usb, 0)
250 #define BOOT_TARGET_DEVICES_USB(func)
254 #define BOOT_TARGET_DEVICES_MMC(func, instance) func(MMC, mmc, instance)
256 #define BOOT_TARGET_DEVICES_MMC(func)
260 #define BOOT_TARGET_DEVICES_SCSI(func) func(SCSI, scsi, 0)
262 #define BOOT_TARGET_DEVICES_SCSI(func)
265 #ifdef CONFIG_CMD_DHCP
266 #define BOOT_TARGET_DEVICES_DHCP(func) func(DHCP, dhcp, na)
268 #define BOOT_TARGET_DEVICES_DHCP(func)
271 #define BOOT_TARGET_DEVICES(func) \
272 BOOT_TARGET_DEVICES_USB(func) \
273 BOOT_TARGET_DEVICES_MMC(func, 0) \
274 BOOT_TARGET_DEVICES_MMC(func, 1) \
275 BOOT_TARGET_DEVICES_SCSI(func) \
276 BOOT_TARGET_DEVICES_DHCP(func)
277 #include <config_distro_bootcmd.h>
279 #endif /* __LX2_COMMON_H */