3 * Stefan Roese, DENX Software Engineering, sr@denx.de.
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License as
7 * published by the Free Software Foundation; either version 2 of
8 * the License, or (at your option) any later version.
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 /************************************************************************
22 * lwmon5.h - configuration for lwmon5 board
23 ***********************************************************************/
27 /*-----------------------------------------------------------------------
28 * High Level Configuration Options
29 *----------------------------------------------------------------------*/
30 #define CONFIG_LWMON5 1 /* Board is lwmon5 */
31 #define CONFIG_440EPX 1 /* Specific PPC440EPx */
32 #define CONFIG_440 1 /* ... PPC440 family */
33 #define CONFIG_4xx 1 /* ... PPC4xx family */
34 #define CONFIG_SYS_CLK_FREQ 33300000 /* external freq to pll */
36 #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
37 #define CONFIG_BOARD_POSTCLK_INIT 1 /* Call board_postclk_init */
38 #define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
40 /*-----------------------------------------------------------------------
41 * Base addresses -- Note these are effective addresses where the
42 * actual resources get mapped (not physical addresses)
43 *----------------------------------------------------------------------*/
44 #define CFG_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Monitor */
45 #define CFG_MALLOC_LEN (512 * 1024) /* Reserve 512 kB for malloc() */
47 #define CFG_BOOT_BASE_ADDR 0xf0000000
48 #define CFG_SDRAM_BASE 0x00000000 /* _must_ be 0 */
49 #define CFG_FLASH_BASE 0xf8000000 /* start of FLASH */
50 #define CFG_MONITOR_BASE TEXT_BASE
51 #define CFG_LIME_BASE_0 0xc0000000
52 #define CFG_LIME_BASE_1 0xc1000000
53 #define CFG_LIME_BASE_2 0xc2000000
54 #define CFG_LIME_BASE_3 0xc3000000
55 #define CFG_FPGA_BASE_0 0xc4000000
56 #define CFG_FPGA_BASE_1 0xc4200000
57 #define CFG_OCM_BASE 0xe0010000 /* ocm */
58 #define CFG_PCI_BASE 0xe0000000 /* Internal PCI regs */
59 #define CFG_PCI_MEMBASE 0x80000000 /* mapped pci memory */
60 #define CFG_PCI_MEMBASE1 CFG_PCI_MEMBASE + 0x10000000
61 #define CFG_PCI_MEMBASE2 CFG_PCI_MEMBASE1 + 0x10000000
62 #define CFG_PCI_MEMBASE3 CFG_PCI_MEMBASE2 + 0x10000000
64 /* Don't change either of these */
65 #define CFG_PERIPHERAL_BASE 0xef600000 /* internal peripherals */
67 #define CFG_USB2D0_BASE 0xe0000100
68 #define CFG_USB_DEVICE 0xe0000000
69 #define CFG_USB_HOST 0xe0000400
71 /*-----------------------------------------------------------------------
72 * Initial RAM & stack pointer
73 *----------------------------------------------------------------------*/
75 * On LWMON5 we use D-cache as init-ram and stack pointer. We also move
76 * the POST_WORD from OCM to a 440EPx register that preserves it's
77 * content during reset (GPT0_COM6). This way we reserve the OCM (16k)
80 #define CFG_INIT_RAM_DCACHE 1 /* d-cache as init ram */
81 #define CFG_INIT_RAM_ADDR 0x70000000 /* DCache */
82 #define CFG_INIT_RAM_END (4 << 10)
83 #define CFG_GBL_DATA_SIZE 256 /* num bytes initial data*/
84 #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
85 #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
86 #define CFG_POST_ALT_WORD_ADDR (CFG_PERIPHERAL_BASE + GPT0_COMP6)
87 /* unused GPT0 COMP reg */
89 /*-----------------------------------------------------------------------
91 *----------------------------------------------------------------------*/
92 #undef CFG_EXT_SERIAL_CLOCK /* no external clock provided */
93 #define CONFIG_BAUDRATE 115200
94 #define CONFIG_SERIAL_MULTI 1
95 /* define this if you want console on UART1 */
96 #define CONFIG_UART1_CONSOLE 1 /* use UART1 as console */
98 #define CFG_BAUDRATE_TABLE \
99 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
101 /*-----------------------------------------------------------------------
103 *----------------------------------------------------------------------*/
104 #define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
106 /*-----------------------------------------------------------------------
108 *----------------------------------------------------------------------*/
109 #define CFG_FLASH_CFI /* The flash is CFI compatible */
110 #define CFG_FLASH_CFI_DRIVER /* Use common CFI driver */
112 #define CFG_FLASH0 0xFC000000
113 #define CFG_FLASH1 0xF8000000
114 #define CFG_FLASH_BANKS_LIST { CFG_FLASH1, CFG_FLASH0 }
116 #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
117 #define CFG_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
119 #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
120 #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
122 #define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
123 #define CFG_FLASH_PROTECTION 1 /* use hardware flash protection */
125 #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
126 #define CFG_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */
128 #define CFG_ENV_SECT_SIZE 0x40000 /* size of one complete sector */
129 #define CFG_ENV_ADDR ((-CFG_MONITOR_LEN)-CFG_ENV_SECT_SIZE)
130 #define CFG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
132 /* Address and size of Redundant Environment Sector */
133 #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR-CFG_ENV_SECT_SIZE)
134 #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
136 /*-----------------------------------------------------------------------
138 *----------------------------------------------------------------------*/
139 #define CFG_MBYTES_SDRAM (256) /* 256MB */
140 #define CFG_DDR_CACHED_ADDR 0x40000000 /* setup 2nd TLB cached here */
141 #define CONFIG_DDR_DATA_EYE 1 /* use DDR2 optimization */
142 #if 0 /* test-only: disable ECC for now */
143 #define CONFIG_DDR_ECC 1 /* enable ECC */
144 #define CFG_POST_ECC_ON CFG_POST_ECC
146 #define CFG_POST_ECC_ON 0
150 #define CONFIG_POST (CFG_POST_CACHE | \
161 #define CFG_POST_CACHE_ADDR 0x7fff0000 /* free virtual address */
162 #define CONFIG_LOGBUFFER
163 #define CFG_CONSOLE_IS_IN_ENV /* Otherwise it catches logbuffer as output */
165 /*-----------------------------------------------------------------------
167 *----------------------------------------------------------------------*/
168 #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
169 #undef CONFIG_SOFT_I2C /* I2C bit-banged */
170 #define CFG_I2C_SPEED 100000 /* I2C speed and slave address */
171 #define CFG_I2C_SLAVE 0x7F
173 #define CFG_I2C_EEPROM_ADDR 0x53 /* EEPROM AT24C128 */
174 #define CFG_I2C_EEPROM_ADDR_LEN 2 /* Bytes of address */
175 #define CFG_EEPROM_PAGE_WRITE_BITS 6 /* The Atmel AT24C128 has */
176 /* 64 byte page write mode using*/
177 /* last 6 bits of the address */
178 #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
179 #define CFG_EEPROM_PAGE_WRITE_ENABLE
181 #define CONFIG_RTC_PCF8563 1 /* enable Philips PCF8563 RTC */
182 #define CFG_I2C_RTC_ADDR 0x51 /* Philips PCF8563 RTC address */
183 #define CFG_I2C_KEYBD_ADDR 0x56 /* PIC LWE keyboard */
185 #define CONFIG_POST_KEY_MAGIC "3C+3E" /* press F3 + F5 keys to force POST */
187 #define CONFIG_AUTOBOOT_KEYED /* Enable "password" protection */
188 #define CONFIG_AUTOBOOT_PROMPT "\nEnter password - autoboot in %d sec...\n"
189 #define CONFIG_AUTOBOOT_DELAY_STR " " /* "password" */
192 #define CONFIG_PREBOOT "setenv bootdelay 15"
194 #undef CONFIG_BOOTARGS
196 #define CONFIG_EXTRA_ENV_SETTINGS \
197 "hostname=lwmon5\0" \
201 "nfsargs=setenv bootargs root=/dev/nfs rw " \
202 "nfsroot=${serverip}:${rootpath}\0" \
203 "ramargs=setenv bootargs root=/dev/ram rw\0" \
204 "addip=setenv bootargs ${bootargs} " \
205 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
206 ":${hostname}:${netdev}:off panic=1\0" \
207 "addtty=setenv bootargs ${bootargs} console=ttyS1,${baudrate}\0"\
208 "addmisc=setenv bootargs ${bootargs} rtc-pcf8563.probe=0,0x51\0"\
209 "flash_nfs=run nfsargs addip addtty addmisc;" \
210 "bootm ${kernel_addr}\0" \
211 "flash_self=run ramargs addip addtty addmisc;" \
212 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
213 "net_nfs=tftp 200000 ${bootfile};" \
214 "run nfsargs addip addtty addmisc;bootm\0" \
215 "rootpath=/opt/eldk/ppc_4xxFP\0" \
216 "bootfile=/tftpboot/lwmon5/uImage\0" \
217 "kernel_addr=FC000000\0" \
218 "ramdisk_addr=FC180000\0" \
219 "load=tftp 200000 /tftpboot/${hostname}/u-boot.bin\0" \
220 "update=protect off FFF80000 FFFFFFFF;era FFF80000 FFFFFFFF;" \
221 "cp.b 200000 FFF80000 80000\0" \
222 "upd=run load;run update\0" \
223 "lwe_env=tftp 200000 /tftpboot.dev/lwmon5/env_uboot.bin;" \
226 #define CONFIG_BOOTCOMMAND "run flash_self"
229 #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
231 #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
234 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
235 #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
237 #define CONFIG_IBM_EMAC4_V4 1
238 #define CONFIG_MII 1 /* MII PHY management */
239 #define CONFIG_PHY_ADDR 3 /* PHY address, See schematics */
241 #define CONFIG_PHY_RESET 1 /* reset phy upon startup */
242 #define CONFIG_PHY_RESET_DELAY 300
244 #define CONFIG_HAS_ETH0
245 #define CFG_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */
247 #define CONFIG_NET_MULTI 1
248 #define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
249 #define CONFIG_PHY1_ADDR 1
253 #define CONFIG_VIDEO_MB862xx
254 #define CONFIG_CFB_CONSOLE
255 #define CONFIG_VIDEO_LOGO
256 #define CONFIG_CONSOLE_EXTRA_INFO
257 #define VIDEO_FB_16BPP_PIXEL_SWAP
259 #define CONFIG_VGA_AS_SINGLE_DEVICE
260 #define CONFIG_VIDEO_SW_CURSOR
261 #define CONFIG_SPLASH_SCREEN
265 #define CONFIG_USB_OHCI
266 #define CONFIG_USB_STORAGE
268 /* Comment this out to enable USB 1.1 device */
269 #define USB_2_0_DEVICE
271 #endif /* CONFIG_440EPX */
274 #define CONFIG_MAC_PARTITION
275 #define CONFIG_DOS_PARTITION
276 #define CONFIG_ISO_PARTITION
281 #define CONFIG_BOOTP_BOOTFILESIZE
282 #define CONFIG_BOOTP_BOOTPATH
283 #define CONFIG_BOOTP_GATEWAY
284 #define CONFIG_BOOTP_HOSTNAME
287 * Command line configuration.
289 #include <config_cmd_default.h>
291 #define CONFIG_CMD_ASKENV
292 #define CONFIG_CMD_DATE
293 #define CONFIG_CMD_DHCP
294 #define CONFIG_CMD_DIAG
295 #define CONFIG_CMD_EEPROM
296 #define CONFIG_CMD_ELF
297 #define CONFIG_CMD_FAT
298 #define CONFIG_CMD_I2C
299 #define CONFIG_CMD_IRQ
300 #define CONFIG_CMD_LOG
301 #define CONFIG_CMD_MII
302 #define CONFIG_CMD_NET
303 #define CONFIG_CMD_NFS
304 #define CONFIG_CMD_PCI
305 #define CONFIG_CMD_PING
306 #define CONFIG_CMD_REGINFO
307 #define CONFIG_CMD_SDRAM
310 #define CONFIG_CMD_BMP
314 #define CONFIG_CMD_USB
317 /*-----------------------------------------------------------------------
318 * Miscellaneous configurable options
319 *----------------------------------------------------------------------*/
320 #define CONFIG_SUPPORT_VFAT
322 #define CFG_LONGHELP /* undef to save memory */
323 #define CFG_PROMPT "=> " /* Monitor Command Prompt */
324 #if defined(CONFIG_CMD_KGDB)
325 #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
327 #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
329 #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
330 #define CFG_MAXARGS 16 /* max number of command args */
331 #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
333 #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
334 #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
336 #define CFG_LOAD_ADDR 0x100000 /* default load address */
337 #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
339 #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
341 #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
342 #define CONFIG_LOOPW 1 /* enable loopw command */
343 #define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
344 #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
345 #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
347 /*-----------------------------------------------------------------------
349 *----------------------------------------------------------------------*/
351 #define CONFIG_PCI /* include pci support */
352 #undef CONFIG_PCI_PNP /* do (not) pci plug-and-play */
353 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
354 #define CFG_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CFG_PCI_MEMBASE*/
356 /* Board-specific PCI */
357 #define CFG_PCI_TARGET_INIT
358 #define CFG_PCI_MASTER_INIT
360 #define CFG_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
361 #define CFG_PCI_SUBSYS_ID 0xcafe /* Whatever */
365 * ToDo: Watchdog is not test fully, so exclude it for now
367 #define CONFIG_HW_WATCHDOG 1 /* Use external HW-Watchdog */
371 * For booting Linux, the board info and command line data
372 * have to be in the first 8 MB of memory, since this is
373 * the maximum mapped by the Linux kernel during initialization.
375 #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
377 /*-----------------------------------------------------------------------
378 * External Bus Controller (EBC) Setup
379 *----------------------------------------------------------------------*/
380 #define CFG_FLASH CFG_FLASH_BASE
382 /* Memory Bank 0 (NOR-FLASH) initialization */
383 #define CFG_EBC_PB0AP 0x03050200
384 #define CFG_EBC_PB0CR (CFG_FLASH | 0xfc000)
386 /* Memory Bank 1 (Lime) initialization */
387 #define CFG_EBC_PB1AP 0x01004380
388 #define CFG_EBC_PB1CR (CFG_LIME_BASE_0 | 0xdc000)
390 /* Memory Bank 2 (FPGA) initialization */
391 #define CFG_EBC_PB2AP 0x01004400
392 #define CFG_EBC_PB2CR (CFG_FPGA_BASE_0 | 0x1c000)
394 /* Memory Bank 3 (FPGA2) initialization */
395 #define CFG_EBC_PB3AP 0x01004400
396 #define CFG_EBC_PB3CR (CFG_FPGA_BASE_1 | 0x1c000)
398 #define CFG_EBC_CFG 0xb8400000
400 /*-----------------------------------------------------------------------
401 * Graphics (Fujitsu Lime)
402 *----------------------------------------------------------------------*/
403 /* SDRAM Clock frequency adjustment register */
404 #define CFG_LIME_SDRAM_CLOCK 0xC1FC0038
405 /* Lime Clock frequency is to set 100MHz */
406 #define CFG_LIME_CLOCK_100MHZ 0x00000
408 /* Lime Clock frequency for 133MHz */
409 #define CFG_LIME_CLOCK_133MHZ 0x10000
412 /* SDRAM Parameter register */
413 #define CFG_LIME_MMR 0xC1FCFFFC
414 /* SDRAM parameter value; was 0x414FB7F2, caused several vertical bars
415 and pixel flare on display when 133MHz was configured. According to
416 SDRAM chip datasheet CAS Latency is 3 for 133MHz and -75 Speed Grade */
417 #ifdef CFG_LIME_CLOCK_133MHZ
418 #define CFG_LIME_MMR_VALUE 0x414FB7F3
420 #define CFG_LIME_MMR_VALUE 0x414FB7F2
423 /*-----------------------------------------------------------------------
425 *----------------------------------------------------------------------*/
426 #define CFG_GPIO_PHY1_RST 12
427 #define CFG_GPIO_FLASH_WP 14
428 #define CFG_GPIO_PHY0_RST 22
429 #define CFG_GPIO_EEPROM_EXT_WP 55
430 #define CFG_GPIO_EEPROM_INT_WP 57
431 #define CFG_GPIO_LIME_S 59
432 #define CFG_GPIO_LIME_RST 60
433 #define CFG_GPIO_WATCHDOG 63
435 /*-----------------------------------------------------------------------
436 * PPC440 GPIO Configuration
438 #define CFG_4xx_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \
441 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO0 EBC_ADDR(7) DMA_REQ(2) */ \
442 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO1 EBC_ADDR(6) DMA_ACK(2) */ \
443 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO2 EBC_ADDR(5) DMA_EOT/TC(2) */ \
444 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO3 EBC_ADDR(4) DMA_REQ(3) */ \
445 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO4 EBC_ADDR(3) DMA_ACK(3) */ \
446 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO5 EBC_ADDR(2) DMA_EOT/TC(3) */ \
447 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO6 EBC_CS_N(1) */ \
448 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO7 EBC_CS_N(2) */ \
449 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 EBC_CS_N(3) */ \
450 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 EBC_CS_N(4) */ \
451 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 EBC_CS_N(5) */ \
452 {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO11 EBC_BUS_ERR */ \
453 {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO12 */ \
454 {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO13 */ \
455 {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO14 */ \
456 {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO15 */ \
457 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO16 GMCTxD(4) */ \
458 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO17 GMCTxD(5) */ \
459 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO18 GMCTxD(6) */ \
460 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO19 GMCTxD(7) */ \
461 {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO20 RejectPkt0 */ \
462 {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO21 RejectPkt1 */ \
463 {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO22 */ \
464 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO23 SCPD0 */ \
465 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO24 GMCTxD(2) */ \
466 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO25 GMCTxD(3) */ \
467 {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO26 */ \
468 {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO27 EXT_EBC_REQ USB2D_RXERROR */ \
469 {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO28 USB2D_TXVALID */ \
470 {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO29 EBC_EXT_HDLA USB2D_PAD_SUSPNDM */ \
471 {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO30 EBC_EXT_ACK USB2D_XCVRSELECT*/ \
472 {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO31 EBC_EXR_BUSREQ USB2D_TERMSELECT*/ \
476 {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO32 USB2D_OPMODE0 EBC_DATA(2) */ \
477 {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO33 USB2D_OPMODE1 EBC_DATA(3) */ \
478 {GPIO1_BASE, GPIO_OUT, GPIO_ALT3, GPIO_OUT_0}, /* GPIO34 UART0_DCD_N UART1_DSR_CTS_N UART2_SOUT*/ \
479 {GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO35 UART0_8PIN_DSR_N UART1_RTS_DTR_N UART2_SIN*/ \
480 {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO36 UART0_8PIN_CTS_N EBC_DATA(0) UART3_SIN*/ \
481 {GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_0}, /* GPIO37 UART0_RTS_N EBC_DATA(1) UART3_SOUT*/ \
482 {GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_0}, /* GPIO38 UART0_DTR_N UART1_SOUT */ \
483 {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO39 UART0_RI_N UART1_SIN */ \
484 {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO40 UIC_IRQ(0) */ \
485 {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO41 UIC_IRQ(1) */ \
486 {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO42 UIC_IRQ(2) */ \
487 {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO43 UIC_IRQ(3) */ \
488 {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO44 UIC_IRQ(4) DMA_ACK(1) */ \
489 {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO45 UIC_IRQ(6) DMA_EOT/TC(1) */ \
490 {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO46 UIC_IRQ(7) DMA_REQ(0) */ \
491 {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO47 UIC_IRQ(8) DMA_ACK(0) */ \
492 {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO48 UIC_IRQ(9) DMA_EOT/TC(0) */ \
493 {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO49 Unselect via TraceSelect Bit */ \
494 {GPIO1_BASE, GPIO_IN, GPIO_SEL , GPIO_OUT_0}, /* GPIO50 Unselect via TraceSelect Bit */ \
495 {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO51 Unselect via TraceSelect Bit */ \
496 {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO52 Unselect via TraceSelect Bit */ \
497 {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO53 Unselect via TraceSelect Bit */ \
498 {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO54 Unselect via TraceSelect Bit */ \
499 {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO55 Unselect via TraceSelect Bit */ \
500 {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO56 Unselect via TraceSelect Bit */ \
501 {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO57 Unselect via TraceSelect Bit */ \
502 {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO58 Unselect via TraceSelect Bit */ \
503 {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO59 Unselect via TraceSelect Bit */ \
504 {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO60 Unselect via TraceSelect Bit */ \
505 {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO61 Unselect via TraceSelect Bit */ \
506 {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO62 Unselect via TraceSelect Bit */ \
507 {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO63 Unselect via TraceSelect Bit */ \
512 * Internal Definitions
516 #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
517 #define BOOTFLAG_WARM 0x02 /* Software reboot */
519 #if defined(CONFIG_CMD_KGDB)
520 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
521 #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
523 #endif /* __CONFIG_H */